]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ks2_evm.h
dma: keystone_nav: remove spurious qm_cfg verification
[people/ms/u-boot.git] / include / configs / ks2_evm.h
CommitLineData
2221cd12
HZ
1/*
2 * Common configuration header file for all Keystone II EVM platforms
3 *
4 * (C) Copyright 2012-2014
5 * Texas Instruments Incorporated, <www.ti.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#ifndef __CONFIG_KS2_EVM_H
11#define __CONFIG_KS2_EVM_H
12
13#define CONFIG_SOC_KEYSTONE
14
15/* U-Boot Build Configuration */
16#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is a 2nd stage loader */
17#define CONFIG_SYS_NO_FLASH /* that is, no *NOR* flash */
18#define CONFIG_SYS_CONSOLE_INFO_QUIET
19#define CONFIG_BOARD_EARLY_INIT_F
20#define CONFIG_SYS_THUMB_BUILD
21
22/* SoC Configuration */
23#define CONFIG_ARMV7
24#define CONFIG_ARCH_CPU_INIT
25#define CONFIG_SYS_ARCH_TIMER
2221cd12
HZ
26#define CONFIG_SYS_TEXT_BASE 0x0c001000
27#define CONFIG_SPL_TARGET "u-boot-spi.gph"
28#define CONFIG_SYS_DCACHE_OFF
29
30/* Memory Configuration */
31#define CONFIG_NR_DRAM_BANKS 2
32#define CONFIG_SYS_SDRAM_BASE 0x80000000
33#define CONFIG_SYS_LPAE_SDRAM_BASE 0x800000000
34#define CONFIG_MAX_RAM_BANK_SIZE (2 << 30) /* 2GB */
35#define CONFIG_STACKSIZE (512 << 10) /* 512 KiB */
36#define CONFIG_SYS_MALLOC_LEN (4 << 20) /* 4 MiB */
37#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_TEXT_BASE - \
38 GENERATED_GBL_DATA_SIZE)
39
40/* SPL SPI Loader Configuration */
41#define CONFIG_SPL_PAD_TO 65536
42#define CONFIG_SPL_MAX_SIZE (CONFIG_SPL_PAD_TO - 8)
43#define CONFIG_SPL_BSS_START_ADDR (CONFIG_SPL_TEXT_BASE + \
44 CONFIG_SPL_MAX_SIZE)
45#define CONFIG_SPL_BSS_MAX_SIZE (32 * 1024)
46#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
47 CONFIG_SPL_BSS_MAX_SIZE)
48#define CONFIG_SYS_SPL_MALLOC_SIZE (32 * 1024)
49#define CONFIG_SPL_STACK_SIZE (8 * 1024)
50#define CONFIG_SPL_STACK (CONFIG_SYS_SPL_MALLOC_START + \
51 CONFIG_SYS_SPL_MALLOC_SIZE + \
52 CONFIG_SPL_STACK_SIZE - 4)
53#define CONFIG_SPL_LIBCOMMON_SUPPORT
54#define CONFIG_SPL_LIBGENERIC_SUPPORT
55#define CONFIG_SPL_SERIAL_SUPPORT
56#define CONFIG_SPL_SPI_FLASH_SUPPORT
57#define CONFIG_SPL_SPI_SUPPORT
58#define CONFIG_SPL_BOARD_INIT
59#define CONFIG_SPL_SPI_LOAD
2221cd12
HZ
60#define CONFIG_SYS_SPI_U_BOOT_OFFS CONFIG_SPL_PAD_TO
61#define CONFIG_SPL_FRAMEWORK
62
63/* UART Configuration */
64#define CONFIG_SYS_NS16550
65#define CONFIG_SYS_NS16550_SERIAL
66#define CONFIG_SYS_NS16550_MEM32
67#define CONFIG_SYS_NS16550_REG_SIZE -4
68#define CONFIG_SYS_NS16550_COM1 KS2_UART0_BASE
69#define CONFIG_SYS_NS16550_COM2 KS2_UART1_BASE
70#define CONFIG_SYS_NS16550_CLK clk_get_rate(KS2_CLK1_6)
71#define CONFIG_CONS_INDEX 1
72#define CONFIG_BAUDRATE 115200
73
74/* SPI Configuration */
75#define CONFIG_SPI
76#define CONFIG_SPI_FLASH
77#define CONFIG_SPI_FLASH_STMICRO
78#define CONFIG_DAVINCI_SPI
79#define CONFIG_CMD_SPI
4dca7f0a 80#define CONFIG_SYS_SPI_CLK clk_get_rate(KS2_CLK1_6)
2221cd12
HZ
81#define CONFIG_SF_DEFAULT_SPEED 30000000
82#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
83#define CONFIG_SYS_SPI0
84#define CONFIG_SYS_SPI_BASE KS2_SPI0_BASE
85#define CONFIG_SYS_SPI0_NUM_CS 4
86#define CONFIG_SYS_SPI1
87#define CONFIG_SYS_SPI1_BASE KS2_SPI1_BASE
88#define CONFIG_SYS_SPI1_NUM_CS 4
89#define CONFIG_SYS_SPI2
90#define CONFIG_SYS_SPI2_BASE KS2_SPI2_BASE
91#define CONFIG_SYS_SPI2_NUM_CS 4
92
93/* Network Configuration */
3fe93623
KI
94#define CONFIG_PHYLIB
95#define CONFIG_PHY_MARVELL
2221cd12
HZ
96#define CONFIG_MII
97#define CONFIG_BOOTP_DEFAULT
98#define CONFIG_BOOTP_DNS
99#define CONFIG_BOOTP_DNS2
100#define CONFIG_BOOTP_SEND_HOSTNAME
101#define CONFIG_NET_RETRY_COUNT 32
102#define CONFIG_NET_MULTI
2221cd12
HZ
103#define CONFIG_SYS_SGMII_REFCLK_MHZ 312
104#define CONFIG_SYS_SGMII_LINERATE_MHZ 1250
105#define CONFIG_SYS_SGMII_RATESCALE 2
106
ef454717 107/* Keyston Navigator Configuration */
796bcee6 108#define CONFIG_TI_KSNAV
ef454717
KI
109#define CONFIG_KSNAV_QM_BASE_ADDRESS KS2_QM_BASE_ADDRESS
110#define CONFIG_KSNAV_QM_CONF_BASE KS2_QM_CONF_BASE
111#define CONFIG_KSNAV_QM_DESC_SETUP_BASE KS2_QM_DESC_SETUP_BASE
112#define CONFIG_KSNAV_QM_STATUS_RAM_BASE KS2_QM_STATUS_RAM_BASE
113#define CONFIG_KSNAV_QM_INTD_CONF_BASE KS2_QM_INTD_CONF_BASE
114#define CONFIG_KSNAV_QM_PDSP1_CMD_BASE KS2_QM_PDSP1_CMD_BASE
115#define CONFIG_KSNAV_QM_PDSP1_CTRL_BASE KS2_QM_PDSP1_CTRL_BASE
116#define CONFIG_KSNAV_QM_PDSP1_IRAM_BASE KS2_QM_PDSP1_IRAM_BASE
117#define CONFIG_KSNAV_QM_MANAGER_QUEUES_BASE KS2_QM_MANAGER_QUEUES_BASE
118#define CONFIG_KSNAV_QM_MANAGER_Q_PROXY_BASE KS2_QM_MANAGER_Q_PROXY_BASE
119#define CONFIG_KSNAV_QM_QUEUE_STATUS_BASE KS2_QM_QUEUE_STATUS_BASE
120#define CONFIG_KSNAV_QM_LINK_RAM_BASE KS2_QM_LINK_RAM_BASE
121#define CONFIG_KSNAV_QM_REGION_NUM KS2_QM_REGION_NUM
122#define CONFIG_KSNAV_QM_QPOOL_NUM KS2_QM_QPOOL_NUM
123
124/* NETCP pktdma */
796bcee6 125#define CONFIG_KSNAV_PKTDMA_NETCP
ef454717
KI
126#define CONFIG_KSNAV_NETCP_PDMA_CTRL_BASE KS2_NETCP_PDMA_CTRL_BASE
127#define CONFIG_KSNAV_NETCP_PDMA_TX_BASE KS2_NETCP_PDMA_TX_BASE
128#define CONFIG_KSNAV_NETCP_PDMA_TX_CH_NUM KS2_NETCP_PDMA_TX_CH_NUM
129#define CONFIG_KSNAV_NETCP_PDMA_RX_BASE KS2_NETCP_PDMA_RX_BASE
130#define CONFIG_KSNAV_NETCP_PDMA_RX_CH_NUM KS2_NETCP_PDMA_RX_CH_NUM
131#define CONFIG_KSNAV_NETCP_PDMA_SCHED_BASE KS2_NETCP_PDMA_SCHED_BASE
132#define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_BASE KS2_NETCP_PDMA_RX_FLOW_BASE
133#define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_NUM KS2_NETCP_PDMA_RX_FLOW_NUM
134#define CONFIG_KSNAV_NETCP_PDMA_RX_FREE_QUEUE KS2_NETCP_PDMA_RX_FREE_QUEUE
135#define CONFIG_KSNAV_NETCP_PDMA_RX_RCV_QUEUE KS2_NETCP_PDMA_RX_RCV_QUEUE
136#define CONFIG_KSNAV_NETCP_PDMA_TX_SND_QUEUE KS2_NETCP_PDMA_TX_SND_QUEUE
137
0935cac6 138/* Keystone net */
796bcee6 139#define CONFIG_DRIVER_TI_KEYSTONE_NET
92a16c81
HZ
140#define CONFIG_KSNET_MAC_ID_BASE KS2_MAC_ID_BASE_ADDR
141#define CONFIG_KSNET_NETCP_BASE KS2_NETCP_BASE
142#define CONFIG_KSNET_SERDES_SGMII_BASE KS2_SGMII_SERDES_BASE
3c61502a 143#define CONFIG_KSNET_SERDES_SGMII2_BASE KS2_SGMII_SERDES2_BASE
92a16c81 144#define CONFIG_KSNET_SERDES_LANES_PER_SGMII KS2_LANES_PER_SGMII_SERDES
0935cac6 145
87ac27bd
KI
146/* SerDes */
147#define CONFIG_TI_KEYSTONE_SERDES
148
2221cd12
HZ
149/* AEMIF */
150#define CONFIG_TI_AEMIF
151#define CONFIG_AEMIF_CNTRL_BASE KS2_AEMIF_CNTRL_BASE
152
153/* I2C Configuration */
154#define CONFIG_SYS_I2C
155#define CONFIG_SYS_I2C_DAVINCI
156#define CONFIG_SYS_DAVINCI_I2C_SPEED 100000
157#define CONFIG_SYS_DAVINCI_I2C_SLAVE 0x10 /* SMBus host address */
158#define CONFIG_SYS_DAVINCI_I2C_SPEED1 100000
159#define CONFIG_SYS_DAVINCI_I2C_SLAVE1 0x10 /* SMBus host address */
160#define CONFIG_SYS_DAVINCI_I2C_SPEED2 100000
161#define CONFIG_SYS_DAVINCI_I2C_SLAVE2 0x10 /* SMBus host address */
162#define I2C_BUS_MAX 3
163
164/* EEPROM definitions */
165#define CONFIG_SYS_I2C_MULTI_EEPROMS
166#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
167#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
168#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
169#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
170#define CONFIG_ENV_EEPROM_IS_ON_I2C
171
172/* NAND Configuration */
173#define CONFIG_NAND_DAVINCI
174#define CONFIG_KEYSTONE_RBL_NAND
175#define CONFIG_KEYSTONE_NAND_MAX_RBL_SIZE CONFIG_ENV_OFFSET
176#define CONFIG_SYS_NAND_MASK_CLE 0x4000
177#define CONFIG_SYS_NAND_MASK_ALE 0x2000
178#define CONFIG_SYS_NAND_CS 2
179#define CONFIG_SYS_NAND_USE_FLASH_BBT
180#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
181
182#define CONFIG_SYS_NAND_LARGEPAGE
183#define CONFIG_SYS_NAND_BASE_LIST { 0x30000000, }
184#define CONFIG_SYS_MAX_NAND_DEVICE 1
185#define CONFIG_SYS_NAND_MAX_CHIPS 1
186#define CONFIG_SYS_NAND_NO_SUBPAGE_WRITE
187#define CONFIG_ENV_SIZE (256 << 10) /* 256 KiB */
188#define CONFIG_ENV_IS_IN_NAND
189#define CONFIG_ENV_OFFSET 0x100000
190#define CONFIG_MTD_PARTITIONS
191#define CONFIG_MTD_DEVICE
192#define CONFIG_RBTREE
193#define CONFIG_LZO
194#define MTDIDS_DEFAULT "nand0=davinci_nand.0"
195#define MTDPARTS_DEFAULT "mtdparts=davinci_nand.0:" \
196 "1024k(bootloader)ro,512k(params)ro," \
197 "-(ubifs)"
198
bc0e8d7c
WK
199/* USB Configuration */
200#define CONFIG_USB_XHCI
201#define CONFIG_USB_XHCI_KEYSTONE
202#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
203#define CONFIG_USB_STORAGE
204#define CONFIG_DOS_PARTITION
205#define CONFIG_EFI_PARTITION
206#define CONFIG_FS_FAT
207#define CONFIG_SYS_CACHELINE_SIZE 64
208#define CONFIG_USB_SS_BASE KS2_USB_SS_BASE
209#define CONFIG_USB_HOST_XHCI_BASE KS2_USB_HOST_XHCI_BASE
210#define CONFIG_DEV_USB_PHY_BASE KS2_DEV_USB_PHY_BASE
211#define CONFIG_USB_PHY_CFG_BASE KS2_USB_PHY_CFG_BASE
212
2221cd12
HZ
213/* U-Boot command configuration */
214#include <config_cmd_default.h>
215#define CONFIG_CMD_ASKENV
216#define CONFIG_CMD_DHCP
217#define CONFIG_CMD_I2C
218#define CONFIG_CMD_PING
219#define CONFIG_CMD_SAVES
220#define CONFIG_CMD_MTDPARTS
221#define CONFIG_CMD_NAND
222#define CONFIG_CMD_UBI
223#define CONFIG_CMD_UBIFS
224#define CONFIG_CMD_SF
225#define CONFIG_CMD_EEPROM
bc0e8d7c 226#define CONFIG_CMD_USB
2221cd12
HZ
227
228/* U-Boot general configuration */
229#define CONFIG_SYS_GENERIC_BOARD
8347210a 230#define CONFIG_MISC_INIT_R
2221cd12
HZ
231#define CONFIG_SYS_CBSIZE 1024
232#define CONFIG_SYS_PBSIZE 2048
233#define CONFIG_SYS_MAXARGS 16
234#define CONFIG_SYS_HUSH_PARSER
235#define CONFIG_SYS_LONGHELP
236#define CONFIG_CRC32_VERIFY
237#define CONFIG_MX_CYCLIC
238#define CONFIG_CMDLINE_EDITING
239#define CONFIG_VERSION_VARIABLE
240#define CONFIG_TIMESTAMP
241
242/* EDMA3 */
243#define CONFIG_TI_EDMA3
244
245#define CONFIG_BOOTDELAY 3
246#define CONFIG_BOOTFILE "uImage"
247#define CONFIG_EXTRA_ENV_SETTINGS \
b7d9f9ca 248 "boot=ubi\0" \
2221cd12
HZ
249 "tftp_root=/\0" \
250 "nfs_root=/export\0" \
251 "mem_lpae=1\0" \
252 "mem_reserve=512M\0" \
253 "addr_fdt=0x87000000\0" \
254 "addr_kern=0x88000000\0" \
255 KS2_ADDR_MON \
256 "addr_uboot=0x87000000\0" \
257 "addr_fs=0x82000000\0" \
258 "addr_ubi=0x82000000\0" \
259 "addr_secdb_key=0xc000000\0" \
260 "fdt_high=0xffffffff\0" \
261 KS2_FDT_NAME \
262 "name_fs=arago-console-image.cpio.gz\0" \
263 "name_kern=uImage\0" \
264 KS2_NAME_MON \
265 NAME_UBOOT \
266 NAME_UBI \
267 "run_mon=mon_install ${addr_mon}\0" \
268 "run_kern=bootm ${addr_kern} - ${addr_fdt}\0" \
269 "init_net=run args_all args_net\0" \
270 "init_ubi=run args_all args_ubi; " \
ff52e3b4 271 "ubi part ubifs; ubifsmount ubi:boot;" \
2221cd12
HZ
272 "ubifsload ${addr_secdb_key} securedb.key.bin;\0" \
273 "get_fdt_net=dhcp ${addr_fdt} ${tftp_root}/${name_fdt}\0" \
274 "get_fdt_ubi=ubifsload ${addr_fdt} ${name_fdt}\0" \
275 "get_kern_net=dhcp ${addr_kern} ${tftp_root}/${name_kern}\0" \
276 "get_kern_ubi=ubifsload ${addr_kern} ${name_kern}\0" \
277 "get_mon_net=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0" \
278 "get_mon_ubi=ubifsload ${addr_mon} ${name_mon}\0" \
279 "get_uboot_net=dhcp ${addr_uboot} ${tftp_root}/${name_uboot}\0" \
280 "burn_uboot_spi=sf probe; sf erase 0 0x100000; " \
281 "sf write ${addr_uboot} 0 ${filesize}\0" \
282 "burn_uboot_nand=nand erase 0 0x100000; " \
283 "nand write ${addr_uboot} 0 ${filesize}\0" \
284 "args_all=setenv bootargs console=ttyS0,115200n8 rootwait=1\0" \
285 KS2_ARGS_UBI \
286 "args_net=setenv bootargs ${bootargs} rootfstype=nfs " \
287 "root=/dev/nfs rw nfsroot=${serverip}:${nfs_root}," \
288 "${nfs_options} ip=dhcp\0" \
289 "nfs_options=v3,tcp,rsize=4096,wsize=4096\0" \
290 "get_fdt_ramfs=dhcp ${addr_fdt} ${tftp_root}/${name_fdt}\0" \
291 "get_kern_ramfs=dhcp ${addr_kern} ${tftp_root}/${name_kern}\0" \
292 "get_mon_ramfs=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0" \
293 "get_fs_ramfs=dhcp ${addr_fs} ${tftp_root}/${name_fs}\0" \
294 "get_ubi_net=dhcp ${addr_ubi} ${tftp_root}/${name_ubi}\0" \
295 "burn_ubi=nand erase.part ubifs; " \
296 "nand write ${addr_ubi} ubifs ${filesize}\0" \
297 "init_ramfs=run args_all args_ramfs get_fs_ramfs\0" \
298 "args_ramfs=setenv bootargs ${bootargs} " \
299 "rdinit=/sbin/init rw root=/dev/ram0 " \
300 "initrd=0x802000000,9M\0" \
301 "no_post=1\0" \
302 "mtdparts=mtdparts=davinci_nand.0:" \
303 "1024k(bootloader)ro,512k(params)ro,-(ubifs)\0"
304
305#define CONFIG_BOOTCOMMAND \
306 "run init_${boot} get_fdt_${boot} get_mon_${boot} " \
307 "get_kern_${boot} run_mon run_kern"
308
309#define CONFIG_BOOTARGS \
310
311/* Linux interfacing */
312#define CONFIG_CMDLINE_TAG
313#define CONFIG_SETUP_MEMORY_TAGS
314#define CONFIG_OF_LIBFDT 1
315#define CONFIG_OF_BOARD_SETUP
316#define CONFIG_SYS_BARGSIZE 1024
317#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x08000000)
318#define CONFIG_LINUX_BOOT_PARAM_ADDR (CONFIG_SYS_SDRAM_BASE + 0x100)
319
320#define CONFIG_SUPPORT_RAW_INITRD
321
322/* we may include files below only after all above definitions */
323#include <asm/arch/hardware.h>
324#include <asm/arch/clock.h>
325#define CONFIG_SYS_HZ_CLOCK clk_get_rate(KS2_CLK1_6)
326
2221cd12 327#endif /* __CONFIG_KS2_EVM_H */