]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1021aiot.h
Convert CONFIG_BOARD_EARLY_INIT_F to Kconfig
[people/ms/u-boot.git] / include / configs / ls1021aiot.h
CommitLineData
20c700f8
FL
1/*
2 * Copyright 2016 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10#define CONFIG_LS102XA
11
12#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
14#define CONFIG_SYS_FSL_CLK
15
20c700f8
FL
16/*
17 * Size of malloc() pool
18 */
19#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
20
21#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
22#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
23
24/* XHCI Support - enabled by default */
25#define CONFIG_HAS_FSL_XHCI_USB
26
27#ifdef CONFIG_HAS_FSL_XHCI_USB
28#define CONFIG_USB_XHCI_FSL
29#define CONFIG_USB_XHCI_DWC3
30#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
31#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
32#endif
33
34#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
35#define CONFIG_USB_STORAGE
36#define CONFIG_CMD_EXT2
37#endif
38
39/*
40 * Generic Timer Definitions
41 */
42#define GENERIC_TIMER_CLK 12500000
43
44#define CONFIG_SYS_CLK_FREQ 100000000
45#define CONFIG_DDR_CLK_FREQ 100000000
46
47/*
48 * DDR: 800 MHz ( 1600 MT/s data rate )
49 */
50
51#define DDR_SDRAM_CFG 0x470c0008
52#define DDR_CS0_BNDS 0x008000bf
53#define DDR_CS0_CONFIG 0x80014302
54#define DDR_TIMING_CFG_0 0x50550004
55#define DDR_TIMING_CFG_1 0xbcb38c56
56#define DDR_TIMING_CFG_2 0x0040d120
57#define DDR_TIMING_CFG_3 0x010e1000
58#define DDR_TIMING_CFG_4 0x00000001
59#define DDR_TIMING_CFG_5 0x03401400
60#define DDR_SDRAM_CFG_2 0x00401010
61#define DDR_SDRAM_MODE 0x00061c60
62#define DDR_SDRAM_MODE_2 0x00180000
63#define DDR_SDRAM_INTERVAL 0x18600618
64#define DDR_DDR_WRLVL_CNTL 0x8655f605
65#define DDR_DDR_WRLVL_CNTL_2 0x05060607
66#define DDR_DDR_WRLVL_CNTL_3 0x05050505
67#define DDR_DDR_CDR1 0x80040000
68#define DDR_DDR_CDR2 0x00000001
69#define DDR_SDRAM_CLK_CNTL 0x02000000
70#define DDR_DDR_ZQ_CNTL 0x89080600
71#define DDR_CS0_CONFIG_2 0
72#define DDR_SDRAM_CFG_MEM_EN 0x80000000
73#define SDRAM_CFG2_D_INIT 0x00000010
74#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
75#define SDRAM_CFG2_FRC_SR 0x80000000
76#define SDRAM_CFG_BI 0x00000001
77
78#ifdef CONFIG_RAMBOOT_PBL
79#define CONFIG_SYS_FSL_PBL_PBI \
80 board/freescale/ls1021aiot/ls102xa_pbi.cfg
81#endif
82
83#ifdef CONFIG_SD_BOOT
84#define CONFIG_SYS_FSL_PBL_RCW \
85 board/freescale/ls1021aiot/ls102xa_rcw_sd.cfg
86#define CONFIG_SPL_FRAMEWORK
87#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
88#define CONFIG_SPL_LIBCOMMON_SUPPORT
89#define CONFIG_SPL_LIBGENERIC_SUPPORT
90#define CONFIG_SPL_ENV_SUPPORT
91#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
92#define CONFIG_SPL_I2C_SUPPORT
93#define CONFIG_SPL_WATCHDOG_SUPPORT
94#define CONFIG_SPL_SERIAL_SUPPORT
95#define CONFIG_SPL_MMC_SUPPORT
96#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
20c700f8
FL
97
98#define CONFIG_SPL_TEXT_BASE 0x10000000
99#define CONFIG_SPL_MAX_SIZE 0x1a000
100#define CONFIG_SPL_STACK 0x1001d000
101#define CONFIG_SPL_PAD_TO 0x1c000
102#define CONFIG_SYS_TEXT_BASE 0x82000000
103
104#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
105 CONFIG_SYS_MONITOR_LEN)
106#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
107#define CONFIG_SPL_BSS_START_ADDR 0x80100000
108#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
109#define CONFIG_SYS_MONITOR_LEN 0x80000
110#define CONFIG_SYS_NO_FLASH
111#endif
112
113#ifdef CONFIG_QSPI_BOOT
114#define CONFIG_SYS_TEXT_BASE 0x40010000
115#endif
116
117#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
118#define CONFIG_SYS_NO_FLASH
119#endif
120
121#define CONFIG_NR_DRAM_BANKS 1
122
123#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
124#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
125
126#define CONFIG_FSL_CAAM /* Enable CAAM */
127
128/*
129 * Serial Port
130 */
131#define CONFIG_CONS_INDEX 1
132#define CONFIG_SYS_NS16550_SERIAL
133#define CONFIG_SYS_NS16550_REG_SIZE 1
134#define CONFIG_SYS_NS16550_CLK get_serial_clock()
135#define CONFIG_BAUDRATE 115200
136
137/*
138 * I2C
139 */
140#define CONFIG_CMD_I2C
141#define CONFIG_SYS_I2C
142#define CONFIG_SYS_I2C_MXC
143#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
144#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
145#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
146
147/* EEPROM */
148#define CONFIG_ID_EEPROM
149#define CONFIG_SYS_I2C_EEPROM_NXID
150#define CONFIG_SYS_EEPROM_BUS_NUM 0
151#define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
152#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
153
154/*
155 * MMC
156 */
20c700f8
FL
157#define CONFIG_CMD_MMC
158#define CONFIG_FSL_ESDHC
159#define CONFIG_GENERIC_MMC
160
161/* SATA */
20c700f8
FL
162#define CONFIG_CMD_SCSI
163#define CONFIG_LIBATA
164#define CONFIG_SCSI_AHCI
165#define CONFIG_SCSI_AHCI_PLAT
166#ifndef PCI_DEVICE_ID_FREESCALE_AHCI
167#define PCI_DEVICE_ID_FREESCALE_AHCI 0x0440
168#endif
169#define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_FREESCALE, \
170 PCI_DEVICE_ID_FREESCALE_AHCI}
171
172#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
173#define CONFIG_SYS_SCSI_MAX_LUN 1
174#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
175 CONFIG_SYS_SCSI_MAX_LUN)
176
177#define CONFIG_CMD_FAT
178#define CONFIG_DOS_PARTITION
9e0bb4c1
PK
179#define CONFIG_PARTITION_UUIDS
180#define CONFIG_EFI_PARTITION
181#define CONFIG_CMD_GPT
20c700f8
FL
182
183/* SPI */
184#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
185#define CONFIG_SPI_FLASH_SPANSION
186
187/* QSPI */
188#define QSPI0_AMBA_BASE 0x40000000
189#define FSL_QSPI_FLASH_SIZE (1 << 24)
190#define FSL_QSPI_FLASH_NUM 2
191#define CONFIG_SPI_FLASH_BAR
192#define CONFIG_SPI_FLASH_SPANSION
193#endif
194
195/* DM SPI */
196#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
197#define CONFIG_CMD_SF
198#define CONFIG_DM_SPI_FLASH
199#endif
200
201/*
202 * eTSEC
203 */
204#define CONFIG_TSEC_ENET
205
206#ifdef CONFIG_TSEC_ENET
207#define CONFIG_MII
208#define CONFIG_MII_DEFAULT_TSEC 1
209#define CONFIG_TSEC1 1
210#define CONFIG_TSEC1_NAME "eTSEC1"
211#define CONFIG_TSEC2 1
212#define CONFIG_TSEC2_NAME "eTSEC2"
213
214#define TSEC1_PHY_ADDR 1
215#define TSEC2_PHY_ADDR 3
216
217#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
218#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
219
220#define TSEC1_PHYIDX 0
221#define TSEC2_PHYIDX 0
222
223#define CONFIG_ETHPRIME "eTSEC2"
224
225#define CONFIG_PHY_GIGE
226#define CONFIG_PHYLIB
227#define CONFIG_PHY_ATHEROS
228
229#define CONFIG_HAS_ETH0
230#define CONFIG_HAS_ETH1
231#define CONFIG_HAS_ETH2
232#endif
233
234/* PCIe */
20c700f8
FL
235#define CONFIG_PCIE1 /* PCIE controler 1 */
236#define CONFIG_PCIE2 /* PCIE controler 2 */
237
20c700f8
FL
238#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
239
20c700f8 240#ifdef CONFIG_PCI
20c700f8
FL
241#define CONFIG_PCI_SCAN_SHOW
242#define CONFIG_CMD_PCI
243#endif
244
245#define CONFIG_CMD_PING
246#define CONFIG_CMD_DHCP
247#define CONFIG_CMD_MII
248
249#define CONFIG_CMDLINE_TAG
250#define CONFIG_CMDLINE_EDITING
251
252#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT)
253#undef CONFIG_CMD_IMLS
254#endif
255
256#define CONFIG_PEN_ADDR_BIG_ENDIAN
257#define CONFIG_LAYERSCAPE_NS_ACCESS
258#define CONFIG_SMP_PEN_ADDR 0x01ee0200
259#define CONFIG_TIMER_CLK_FREQ 12500000
260
261#define CONFIG_HWCONFIG
262#define HWCONFIG_BUFFER_SIZE 256
263
264#define CONFIG_FSL_DEVICE_DISABLE
265
266#define CONFIG_EXTRA_ENV_SETTINGS \
267 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
268"initrd_high=0xffffffff\0" \
269"fdt_high=0xffffffff\0"
270
271/*
272 * Miscellaneous configurable options
273 */
274#define CONFIG_SYS_LONGHELP /* undef to save memory */
275#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
276#define CONFIG_AUTO_COMPLETE
277#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
278#define CONFIG_SYS_PBSIZE \
279 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
280#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
281#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
282
283#define CONFIG_CMD_GREPENV
284#define CONFIG_CMD_MEMINFO
285
286#define CONFIG_SYS_LOAD_ADDR 0x82000000
287
288#define CONFIG_LS102XA_STREAM_ID
289
290/*
291 * Stack sizes
292 * The stack sizes are set up in start.S using the settings below
293 */
294#define CONFIG_STACKSIZE (30 * 1024)
295
296#define CONFIG_SYS_INIT_SP_OFFSET \
297 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
298#define CONFIG_SYS_INIT_SP_ADDR \
299 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
300
301#ifdef CONFIG_SPL_BUILD
302#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
303#else
304/* start of monitor */
305#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
306#endif
307
308#define CONFIG_SYS_QE_FW_ADDR 0x67f40000
309
310/*
311 * Environment
312 */
313
314#define CONFIG_ENV_OVERWRITE
315
316#if defined(CONFIG_SD_BOOT)
317#define CONFIG_ENV_OFFSET 0x100000
318#define CONFIG_ENV_IS_IN_MMC
319#define CONFIG_SYS_MMC_ENV_DEV 0
320#define CONFIG_ENV_SIZE 0x2000
321#elif defined(CONFIG_QSPI_BOOT)
322#define CONFIG_ENV_IS_IN_SPI_FLASH
323#define CONFIG_ENV_SIZE 0x2000
324#define CONFIG_ENV_OFFSET 0x100000
325#define CONFIG_ENV_SECT_SIZE 0x10000
326#endif
327
328#define CONFIG_OF_BOARD_SETUP
329#define CONFIG_OF_STDOUT_VIA_ALIAS
330#define CONFIG_CMD_BOOTZ
331
332#define CONFIG_MISC_INIT_R
333
334/* Hash command with SHA acceleration supported in hardware */
335
336#ifdef CONFIG_FSL_CAAM
337
338#define CONFIG_CMD_HASH
339
340#define CONFIG_SHA_HW_ACCEL
341
342#endif
343
344#include <asm/fsl_secure_boot.h>
345
346#endif