]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1021atwr.h
ns16550: move CONFIG_SYS_NS16550 to Kconfig
[people/ms/u-boot.git] / include / configs / ls1021atwr.h
CommitLineData
c8a7d9da
WH
1/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
c8a7d9da
WH
10#define CONFIG_LS102XA
11
340848b1
WD
12#define CONFIG_ARMV7_PSCI
13
18fb0e3c 14#define CONFIG_SYS_FSL_CLK
c8a7d9da
WH
15
16#define CONFIG_DISPLAY_CPUINFO
17#define CONFIG_DISPLAY_BOARDINFO
18
19#define CONFIG_SKIP_LOWLEVEL_INIT
20#define CONFIG_BOARD_EARLY_INIT_F
99e1bd42
TY
21#define CONFIG_DEEP_SLEEP
22#ifdef CONFIG_DEEP_SLEEP
23#define CONFIG_SILENT_CONSOLE
24#endif
c8a7d9da
WH
25
26/*
27 * Size of malloc() pool
28 */
29#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
30
31#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
32#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
33
10a28644
RM
34/*
35 * USB
36 */
37
38/*
39 * EHCI Support - disbaled by default as
40 * there is no signal coming out of soc on
41 * this board for this controller. However,
42 * the silicon still has this controller,
43 * and anyone can use this controller by
44 * taking signals out on their board.
45 */
46
47/*#define CONFIG_HAS_FSL_DR_USB*/
48
49#ifdef CONFIG_HAS_FSL_DR_USB
50#define CONFIG_USB_EHCI
51#define CONFIG_USB_EHCI_FSL
52#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
53#endif
54
55/* XHCI Support - enabled by default */
56#define CONFIG_HAS_FSL_XHCI_USB
57
58#ifdef CONFIG_HAS_FSL_XHCI_USB
59#define CONFIG_USB_XHCI_FSL
60#define CONFIG_USB_XHCI_DWC3
61#define CONFIG_USB_XHCI
62#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
63#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
64#endif
65
66#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
67#define CONFIG_CMD_USB
68#define CONFIG_USB_STORAGE
69#define CONFIG_CMD_EXT2
70#endif
71
c8a7d9da
WH
72/*
73 * Generic Timer Definitions
74 */
75#define GENERIC_TIMER_CLK 12500000
76
77#define CONFIG_SYS_CLK_FREQ 100000000
78#define CONFIG_DDR_CLK_FREQ 100000000
79
a88cc3bd
YS
80#define DDR_SDRAM_CFG 0x470c0008
81#define DDR_CS0_BNDS 0x008000bf
82#define DDR_CS0_CONFIG 0x80014302
83#define DDR_TIMING_CFG_0 0x50550004
84#define DDR_TIMING_CFG_1 0xbcb38c56
85#define DDR_TIMING_CFG_2 0x0040d120
86#define DDR_TIMING_CFG_3 0x010e1000
87#define DDR_TIMING_CFG_4 0x00000001
88#define DDR_TIMING_CFG_5 0x03401400
89#define DDR_SDRAM_CFG_2 0x00401010
90#define DDR_SDRAM_MODE 0x00061c60
91#define DDR_SDRAM_MODE_2 0x00180000
92#define DDR_SDRAM_INTERVAL 0x18600618
93#define DDR_DDR_WRLVL_CNTL 0x8655f605
94#define DDR_DDR_WRLVL_CNTL_2 0x05060607
95#define DDR_DDR_WRLVL_CNTL_3 0x05050505
96#define DDR_DDR_CDR1 0x80040000
97#define DDR_DDR_CDR2 0x00000001
98#define DDR_SDRAM_CLK_CNTL 0x02000000
99#define DDR_DDR_ZQ_CNTL 0x89080600
100#define DDR_CS0_CONFIG_2 0
101#define DDR_SDRAM_CFG_MEM_EN 0x80000000
99e1bd42
TY
102#define SDRAM_CFG2_D_INIT 0x00000010
103#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
104#define SDRAM_CFG2_FRC_SR 0x80000000
105#define SDRAM_CFG_BI 0x00000001
a88cc3bd 106
8415bb68
AW
107#ifdef CONFIG_RAMBOOT_PBL
108#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
109#endif
110
111#ifdef CONFIG_SD_BOOT
947cee11
AW
112#ifdef CONFIG_SD_BOOT_QSPI
113#define CONFIG_SYS_FSL_PBL_RCW \
114 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
115#else
116#define CONFIG_SYS_FSL_PBL_RCW \
117 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
118#endif
8415bb68
AW
119#define CONFIG_SPL_FRAMEWORK
120#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
121#define CONFIG_SPL_LIBCOMMON_SUPPORT
122#define CONFIG_SPL_LIBGENERIC_SUPPORT
123#define CONFIG_SPL_ENV_SUPPORT
124#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
125#define CONFIG_SPL_I2C_SUPPORT
126#define CONFIG_SPL_WATCHDOG_SUPPORT
127#define CONFIG_SPL_SERIAL_SUPPORT
128#define CONFIG_SPL_MMC_SUPPORT
129#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
130#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
131
132#define CONFIG_SPL_TEXT_BASE 0x10000000
133#define CONFIG_SPL_MAX_SIZE 0x1a000
134#define CONFIG_SPL_STACK 0x1001d000
135#define CONFIG_SPL_PAD_TO 0x1c000
136#define CONFIG_SYS_TEXT_BASE 0x82000000
137
99e1bd42
TY
138#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
139 CONFIG_SYS_MONITOR_LEN)
8415bb68
AW
140#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
141#define CONFIG_SPL_BSS_START_ADDR 0x80100000
142#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
143#define CONFIG_SYS_MONITOR_LEN 0x80000
144#endif
145
d612f0ab
AW
146#ifdef CONFIG_QSPI_BOOT
147#define CONFIG_SYS_TEXT_BASE 0x40010000
947cee11
AW
148#endif
149
150#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
d612f0ab
AW
151#define CONFIG_SYS_NO_FLASH
152#endif
153
c8a7d9da 154#ifndef CONFIG_SYS_TEXT_BASE
1c69a51c 155#define CONFIG_SYS_TEXT_BASE 0x60100000
c8a7d9da
WH
156#endif
157
158#define CONFIG_NR_DRAM_BANKS 1
159#define PHYS_SDRAM 0x80000000
160#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
161
162#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
163#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
164
165#define CONFIG_SYS_HAS_SERDES
166
4ba4a095
RG
167#define CONFIG_FSL_CAAM /* Enable CAAM */
168
4c59ab9c
AW
169#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
170 !defined(CONFIG_QSPI_BOOT)
eaa859e7
ZQ
171#define CONFIG_U_QE
172#endif
173
c8a7d9da
WH
174/*
175 * IFC Definitions
176 */
947cee11 177#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
c8a7d9da
WH
178#define CONFIG_FSL_IFC
179#define CONFIG_SYS_FLASH_BASE 0x60000000
180#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
181
182#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
183#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
184 CSPR_PORT_SIZE_16 | \
185 CSPR_MSEL_NOR | \
186 CSPR_V)
187#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
188
189/* NOR Flash Timing Params */
190#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
191 CSOR_NOR_TRHZ_80)
192#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
193 FTIM0_NOR_TEADC(0x5) | \
194 FTIM0_NOR_TAVDS(0x0) | \
195 FTIM0_NOR_TEAHC(0x5))
196#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
197 FTIM1_NOR_TRAD_NOR(0x1A) | \
198 FTIM1_NOR_TSEQRAD_NOR(0x13))
199#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
200 FTIM2_NOR_TCH(0x4) | \
201 FTIM2_NOR_TWP(0x1c) | \
202 FTIM2_NOR_TWPH(0x0e))
203#define CONFIG_SYS_NOR_FTIM3 0
204
205#define CONFIG_FLASH_CFI_DRIVER
206#define CONFIG_SYS_FLASH_CFI
207#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
208#define CONFIG_SYS_FLASH_QUIET_TEST
209#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
210
211#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
212#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
213#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
214#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
215
216#define CONFIG_SYS_FLASH_EMPTY_INFO
217#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
218
219#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
272c5265 220#define CONFIG_SYS_WRITE_SWAPPED_DATA
d612f0ab 221#endif
c8a7d9da
WH
222
223/* CPLD */
224
225#define CONFIG_SYS_CPLD_BASE 0x7fb00000
226#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
227
228#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
229#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
230 CSPR_PORT_SIZE_8 | \
231 CSPR_MSEL_GPCM | \
232 CSPR_V)
233#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
234#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
235 CSOR_NOR_NOR_MODE_AVD_NOR | \
236 CSOR_NOR_TRHZ_80)
237
238/* CPLD Timing parameters for IFC GPCM */
239#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
240 FTIM0_GPCM_TEADC(0xf) | \
241 FTIM0_GPCM_TEAHC(0xf))
242#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
243 FTIM1_GPCM_TRAD(0x3f))
244#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
245 FTIM2_GPCM_TCH(0xf) | \
246 FTIM2_GPCM_TWP(0xff))
247#define CONFIG_SYS_FPGA_FTIM3 0x0
248#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
249#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
250#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
251#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
252#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
253#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
254#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
255#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
256#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
257#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
258#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
259#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
260#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
261#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
262#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
263#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
264
265/*
266 * Serial Port
267 */
55d53ab4
AW
268#ifdef CONFIG_LPUART
269#define CONFIG_FSL_LPUART
270#define CONFIG_LPUART_32B_REG
271#else
c8a7d9da 272#define CONFIG_CONS_INDEX 1
c8a7d9da
WH
273#define CONFIG_SYS_NS16550_SERIAL
274#define CONFIG_SYS_NS16550_REG_SIZE 1
275#define CONFIG_SYS_NS16550_CLK get_serial_clock()
55d53ab4 276#endif
c8a7d9da
WH
277
278#define CONFIG_BAUDRATE 115200
279
280/*
281 * I2C
282 */
283#define CONFIG_CMD_I2C
284#define CONFIG_SYS_I2C
285#define CONFIG_SYS_I2C_MXC
03544c66
AA
286#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
287#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 288#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
c8a7d9da 289
5175a288 290/* EEPROM */
5175a288
AW
291#define CONFIG_ID_EEPROM
292#define CONFIG_SYS_I2C_EEPROM_NXID
293#define CONFIG_SYS_EEPROM_BUS_NUM 1
294#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
295#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
296#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
297#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
5175a288 298
c8a7d9da
WH
299/*
300 * MMC
301 */
302#define CONFIG_MMC
303#define CONFIG_CMD_MMC
304#define CONFIG_FSL_ESDHC
305#define CONFIG_GENERIC_MMC
306
8251ed23
AW
307#define CONFIG_CMD_FAT
308#define CONFIG_DOS_PARTITION
309
9dd3d3c0 310/* SPI */
947cee11 311#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
9dd3d3c0 312/* QSPI */
d612f0ab
AW
313#define CONFIG_FSL_QSPI
314#define QSPI0_AMBA_BASE 0x40000000
315#define FSL_QSPI_FLASH_SIZE (1 << 24)
316#define FSL_QSPI_FLASH_NUM 2
9dd3d3c0 317#define CONFIG_SPI_FLASH_STMICRO
d612f0ab 318
03d1d568
YY
319/* DSPI */
320#define CONFIG_FSL_DSPI
321#define CONFIG_SPI_FLASH_ATMEL
322#endif
323
9dd3d3c0
HW
324/* DM SPI */
325#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
d612f0ab 326#define CONFIG_CMD_SF
9dd3d3c0
HW
327#define CONFIG_DM_SPI_FLASH
328#endif
d612f0ab 329
b4ecc8c6
WH
330/*
331 * Video
332 */
333#define CONFIG_FSL_DCU_FB
334
335#ifdef CONFIG_FSL_DCU_FB
336#define CONFIG_VIDEO
337#define CONFIG_CMD_BMP
338#define CONFIG_CFB_CONSOLE
339#define CONFIG_VGA_AS_SINGLE_DEVICE
340#define CONFIG_VIDEO_LOGO
341#define CONFIG_VIDEO_BMP_LOGO
342
343#define CONFIG_FSL_DCU_SII9022A
344#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
345#define CONFIG_SYS_I2C_DVI_ADDR 0x39
346#endif
347
c8a7d9da
WH
348/*
349 * eTSEC
350 */
351#define CONFIG_TSEC_ENET
352
353#ifdef CONFIG_TSEC_ENET
354#define CONFIG_MII
355#define CONFIG_MII_DEFAULT_TSEC 1
356#define CONFIG_TSEC1 1
357#define CONFIG_TSEC1_NAME "eTSEC1"
358#define CONFIG_TSEC2 1
359#define CONFIG_TSEC2_NAME "eTSEC2"
360#define CONFIG_TSEC3 1
361#define CONFIG_TSEC3_NAME "eTSEC3"
362
363#define TSEC1_PHY_ADDR 2
364#define TSEC2_PHY_ADDR 0
365#define TSEC3_PHY_ADDR 1
366
367#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
368#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
369#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
370
371#define TSEC1_PHYIDX 0
372#define TSEC2_PHYIDX 0
373#define TSEC3_PHYIDX 0
374
375#define CONFIG_ETHPRIME "eTSEC1"
376
377#define CONFIG_PHY_GIGE
378#define CONFIG_PHYLIB
379#define CONFIG_PHY_ATHEROS
380
381#define CONFIG_HAS_ETH0
382#define CONFIG_HAS_ETH1
383#define CONFIG_HAS_ETH2
384#endif
385
da419027
ML
386/* PCIe */
387#define CONFIG_PCI /* Enable PCI/PCIE */
388#define CONFIG_PCIE1 /* PCIE controler 1 */
389#define CONFIG_PCIE2 /* PCIE controler 2 */
390#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
391#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
392
180b8688
ML
393#define CONFIG_SYS_PCI_64BIT
394
395#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
396#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
397#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
398#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
399
400#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
401#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
402#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
403
404#define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
405#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
406#define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
407
408#ifdef CONFIG_PCI
180b8688 409#define CONFIG_PCI_PNP
180b8688
ML
410#define CONFIG_PCI_SCAN_SHOW
411#define CONFIG_CMD_PCI
180b8688
ML
412#endif
413
c8a7d9da
WH
414#define CONFIG_CMD_PING
415#define CONFIG_CMD_DHCP
416#define CONFIG_CMD_MII
c8a7d9da
WH
417
418#define CONFIG_CMDLINE_TAG
419#define CONFIG_CMDLINE_EDITING
8415bb68 420
947cee11
AW
421#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
422#undef CONFIG_CMD_IMLS
423#endif
424
1a2826f6
XL
425#define CONFIG_ARMV7_NONSEC
426#define CONFIG_ARMV7_VIRT
427#define CONFIG_PEN_ADDR_BIG_ENDIAN
435acd83 428#define CONFIG_LAYERSCAPE_NS_ACCESS
1a2826f6
XL
429#define CONFIG_SMP_PEN_ADDR 0x01ee0200
430#define CONFIG_TIMER_CLK_FREQ 12500000
1a2826f6 431
c8a7d9da 432#define CONFIG_HWCONFIG
03c22449
ZZ
433#define HWCONFIG_BUFFER_SIZE 256
434
435#define CONFIG_FSL_DEVICE_DISABLE
c8a7d9da
WH
436
437#define CONFIG_BOOTDELAY 3
438
55d53ab4
AW
439#ifdef CONFIG_LPUART
440#define CONFIG_EXTRA_ENV_SETTINGS \
441 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
7ff7166c
AW
442 "initrd_high=0xffffffff\0" \
443 "fdt_high=0xffffffff\0"
55d53ab4 444#else
c8a7d9da
WH
445#define CONFIG_EXTRA_ENV_SETTINGS \
446 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
7ff7166c
AW
447 "initrd_high=0xffffffff\0" \
448 "fdt_high=0xffffffff\0"
55d53ab4 449#endif
c8a7d9da
WH
450
451/*
452 * Miscellaneous configurable options
453 */
454#define CONFIG_SYS_LONGHELP /* undef to save memory */
455#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
456#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
c8a7d9da
WH
457#define CONFIG_AUTO_COMPLETE
458#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
459#define CONFIG_SYS_PBSIZE \
460 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
461#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
462#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
463
c8a7d9da
WH
464#define CONFIG_CMD_GREPENV
465#define CONFIG_CMD_MEMINFO
466#define CONFIG_CMD_MEMTEST
467#define CONFIG_SYS_MEMTEST_START 0x80000000
468#define CONFIG_SYS_MEMTEST_END 0x9fffffff
469
470#define CONFIG_SYS_LOAD_ADDR 0x82000000
c8a7d9da 471
660673af
XL
472#define CONFIG_LS102XA_STREAM_ID
473
c8a7d9da
WH
474/*
475 * Stack sizes
476 * The stack sizes are set up in start.S using the settings below
477 */
478#define CONFIG_STACKSIZE (30 * 1024)
479
480#define CONFIG_SYS_INIT_SP_OFFSET \
481 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
482#define CONFIG_SYS_INIT_SP_ADDR \
483 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
484
8415bb68
AW
485#ifdef CONFIG_SPL_BUILD
486#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
487#else
c8a7d9da 488#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
8415bb68 489#endif
c8a7d9da 490
713bf94f 491#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
eaa859e7 492
c8a7d9da
WH
493/*
494 * Environment
495 */
496#define CONFIG_ENV_OVERWRITE
497
8415bb68
AW
498#if defined(CONFIG_SD_BOOT)
499#define CONFIG_ENV_OFFSET 0x100000
500#define CONFIG_ENV_IS_IN_MMC
501#define CONFIG_SYS_MMC_ENV_DEV 0
502#define CONFIG_ENV_SIZE 0x20000
d612f0ab
AW
503#elif defined(CONFIG_QSPI_BOOT)
504#define CONFIG_ENV_IS_IN_SPI_FLASH
505#define CONFIG_ENV_SIZE 0x2000
506#define CONFIG_ENV_OFFSET 0x100000
507#define CONFIG_ENV_SECT_SIZE 0x10000
8415bb68 508#else
c8a7d9da
WH
509#define CONFIG_ENV_IS_IN_FLASH
510#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
511#define CONFIG_ENV_SIZE 0x20000
512#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
8415bb68 513#endif
c8a7d9da
WH
514
515#define CONFIG_OF_LIBFDT
516#define CONFIG_OF_BOARD_SETUP
6b6db0d5 517#define CONFIG_OF_STDOUT_VIA_ALIAS
c8a7d9da
WH
518#define CONFIG_CMD_BOOTZ
519
4ba4a095
RG
520#define CONFIG_MISC_INIT_R
521
522/* Hash command with SHA acceleration supported in hardware */
523#define CONFIG_CMD_HASH
524#define CONFIG_SHA_HW_ACCEL
525
ba474020
RG
526#ifdef CONFIG_SECURE_BOOT
527#define CONFIG_CMD_BLOB
562583de 528#include <asm/fsl_secure_boot.h>
ba474020
RG
529#endif
530
c8a7d9da 531#endif