]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls2080a_common.h
Convert CONFIG_BOOTP_BOOTPATH et al to Kconfig
[people/ms/u-boot.git] / include / configs / ls2080a_common.h
CommitLineData
f749db3a 1/*
89a168f7 2 * Copyright 2017 NXP
f749db3a
YS
3 * Copyright (C) 2014 Freescale Semiconductor
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef __LS2_COMMON_H
9#define __LS2_COMMON_H
10
f749db3a 11#define CONFIG_REMAKE_ELF
9f3183d2 12#define CONFIG_FSL_LAYERSCAPE
9f3183d2 13#define CONFIG_MP
f749db3a 14#define CONFIG_GICV3
9c66ce66 15#define CONFIG_FSL_TZPC_BP147
f749db3a 16
08c5130d 17#include <asm/arch/stream_id_lsch3.h>
9f3183d2 18#include <asm/arch/config.h>
31d34c6c 19
9f3183d2
MH
20/* Link Definitions */
21#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
22
422cb08a 23/* We need architecture specific misc initializations */
422cb08a 24
f749db3a 25/* Link Definitions */
a646f669 26#ifndef CONFIG_QSPI_BOOT
b2d5ac59 27#else
89a168f7
PJ
28#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
29#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
1c83df6f 30#define CONFIG_ENV_SECT_SIZE 0x40000
a646f669 31#endif
f749db3a 32
f749db3a 33#define CONFIG_SKIP_LOWLEVEL_INIT
f749db3a 34
b2d5ac59 35#ifndef CONFIG_SPL
f749db3a 36#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
b2d5ac59 37#endif
f749db3a 38#ifndef CONFIG_SYS_FSL_DDR4
f749db3a
YS
39#define CONFIG_SYS_DDR_RAW_TIMING
40#endif
f749db3a
YS
41
42#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
43
9f3183d2 44#define CONFIG_VERY_BIG_RAM
f749db3a
YS
45#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
46#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
47#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
48#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
d9c68b14
YS
49#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
50
8bfa301b
YS
51/*
52 * SMP Definitinos
53 */
54#define CPU_RELEASE_ADDR secondary_boot_func
55
d9c68b14 56#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
44937214 57#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
d9c68b14
YS
58#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
59/*
60 * DDR controller use 0 as the base address for binding.
61 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
62 */
63#define CONFIG_SYS_DP_DDR_BASE_PHY 0
64#define CONFIG_DP_DDR_CTRL 2
65#define CONFIG_DP_DDR_NUM_CTRLS 1
44937214 66#endif
f749db3a
YS
67
68/* Generic Timer Definitions */
207774b2
YS
69/*
70 * This is not an accurate number. It is used in start.S. The frequency
71 * will be udpated later when get_bus_freq(0) is available.
72 */
73#define COUNTER_FREQUENCY 25000000 /* 25MHz */
f749db3a
YS
74
75/* Size of malloc() pool */
aa66acbf 76#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
f749db3a
YS
77
78/* I2C */
f749db3a
YS
79#define CONFIG_SYS_I2C
80#define CONFIG_SYS_I2C_MXC
03544c66
AA
81#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
82#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e
YS
83#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
84#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
f749db3a
YS
85
86/* Serial Port */
7288c2c2 87#define CONFIG_CONS_INDEX 1
f749db3a
YS
88#define CONFIG_SYS_NS16550_SERIAL
89#define CONFIG_SYS_NS16550_REG_SIZE 1
3564208e 90#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
f749db3a 91
f749db3a
YS
92#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
93
94/* IFC */
95#define CONFIG_FSL_IFC
f3f8c564 96
f749db3a 97/*
7288c2c2
YS
98 * During booting, IFC is mapped at the region of 0x30000000.
99 * But this region is limited to 256MB. To accommodate NOR, promjet
100 * and FPGA. This region is divided as below:
101 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
102 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
103 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
104 *
105 * To accommodate bigger NOR flash and other devices, we will map IFC
106 * chip selects to as below:
107 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
108 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
109 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
110 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
111 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
112 *
113 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
f749db3a
YS
114 * CONFIG_SYS_FLASH_BASE has the final address (core view)
115 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
116 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
117 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
118 */
7288c2c2 119
f749db3a
YS
120#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
121#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
122#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
123
7288c2c2
YS
124#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
125#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
126
7288c2c2
YS
127#ifndef __ASSEMBLY__
128unsigned long long get_qixis_addr(void);
129#endif
130#define QIXIS_BASE get_qixis_addr()
131#define QIXIS_BASE_PHYS 0x20000000
132#define QIXIS_BASE_PHYS_EARLY 0xC000000
8b06460e
YL
133#define QIXIS_STAT_PRES1 0xb
134#define QIXIS_SDID_MASK 0x07
135#define QIXIS_ESDHC_NO_ADAPTER 0x7
7288c2c2
YS
136
137#define CONFIG_SYS_NAND_BASE 0x530000000ULL
138#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
e211c12e 139
f749db3a 140/* MC firmware */
f749db3a 141/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
125e2bc1
GR
142#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
143#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
144#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
145#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
3c1d218a 146/* For LS2085A */
c1000c12
GR
147#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
148#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
f749db3a 149
33a8991a
BP
150/* Define phy_reset function to boot the MC based on mcinitcmd.
151 * This happens late enough to properly fixup u-boot env MAC addresses.
152 */
153#define CONFIG_RESET_PHY_R
154
5c055089
PK
155/*
156 * Carve out a DDR region which will not be used by u-boot/Linux
157 *
158 * It will be used by MC and Debug Server. The MC region must be
159 * 512MB aligned, so the min size to hide is 512MB.
160 */
b63a9506 161#ifdef CONFIG_FSL_MC_ENET
52c11d4f 162#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
f749db3a
YS
163#endif
164
165/* Command line configuration */
f749db3a
YS
166
167/* Miscellaneous configurable options */
168#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
169
170/* Physical Memory Map */
171/* fixme: these need to be checked against the board */
172#define CONFIG_CHIP_SELECTS_PER_CTRL 4
f749db3a 173
d9c68b14 174#define CONFIG_NR_DRAM_BANKS 3
f749db3a 175
f749db3a
YS
176#define CONFIG_HWCONFIG
177#define HWCONFIG_BUFFER_SIZE 128
178
1d3a76fa
AW
179/* Allow to overwrite serial and ethaddr */
180#define CONFIG_ENV_OVERWRITE
181
f749db3a
YS
182/* Initial environment variables */
183#define CONFIG_EXTRA_ENV_SETTINGS \
184 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
185 "loadaddr=0x80100000\0" \
186 "kernel_addr=0x100000\0" \
187 "ramdisk_addr=0x800000\0" \
188 "ramdisk_size=0x2000000\0" \
f3f8c564 189 "fdt_high=0xa0000000\0" \
f749db3a 190 "initrd_high=0xffffffffffffffff\0" \
f5bf23d8 191 "kernel_start=0x581000000\0" \
052ddd5c 192 "kernel_load=0xa0000000\0" \
97421bd2 193 "kernel_size=0x2800000\0" \
16ed8560 194 "console=ttyAMA0,38400n8\0" \
f5bf23d8
SK
195 "mcinitcmd=fsl_mc start mc 0x580a00000" \
196 " 0x580e00000 \0"
f749db3a 197
1f55a938
SK
198#ifdef CONFIG_SD_BOOT
199#define CONFIG_BOOTCOMMAND "mmc read 0x80200000 0x6800 0x800;"\
200 " fsl_mc apply dpl 0x80200000 &&" \
201 " mmc read $kernel_load $kernel_start" \
202 " $kernel_size && bootm $kernel_load"
203#else
f5bf23d8 204#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \
9f3e1b8a
PK
205 " cp.b $kernel_start $kernel_load" \
206 " $kernel_size && bootm $kernel_load"
1f55a938 207#endif
f749db3a 208
f749db3a
YS
209/* Monitor Command Prompt */
210#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
f749db3a
YS
211#define CONFIG_SYS_MAXARGS 64 /* max command args */
212
b2d5ac59
SW
213#define CONFIG_SPL_BSS_START_ADDR 0x80100000
214#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
b2d5ac59 215#define CONFIG_SPL_MAX_SIZE 0x16000
b2d5ac59
SW
216#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
217#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
218#define CONFIG_SPL_TEXT_BASE 0x1800a000
219
faed6bde 220#ifdef CONFIG_NAND_BOOT
b2d5ac59
SW
221#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
222#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
faed6bde 223#endif
b2d5ac59
SW
224#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
225#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
63143a5f 226#define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
b2d5ac59 227
34cc7546
BS
228#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
229
457e51cf
SG
230#include <asm/arch/soc.h>
231
f749db3a 232#endif /* __LS2_COMMON_H */