]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls2080aqds.h
Merge git://git.denx.de/u-boot-mips
[people/ms/u-boot.git] / include / configs / ls2080aqds.h
CommitLineData
7288c2c2 1/*
89a168f7 2 * Copyright 2017 NXP
7288c2c2
YS
3 * Copyright 2015 Freescale Semiconductor
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef __LS2_QDS_H
9#define __LS2_QDS_H
10
44937214 11#include "ls2080a_common.h"
7288c2c2 12
7288c2c2
YS
13#ifndef __ASSEMBLY__
14unsigned long get_board_sys_clk(void);
15unsigned long get_board_ddr_clk(void);
16#endif
17
8c77ef85 18#ifdef CONFIG_FSL_QSPI
8c77ef85
YY
19#undef CONFIG_CMD_IMLS
20#define CONFIG_QIXIS_I2C_ACCESS
21#define CONFIG_SYS_I2C_EARLY_INIT
22#define CONFIG_SYS_I2C_IFDR_DIV 0x7e
23#endif
24
25#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
7288c2c2
YS
26#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
27#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
28#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
29
30#define CONFIG_DDR_SPD
31#define CONFIG_DDR_ECC
32#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
33#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
34#define SPD_EEPROM_ADDRESS1 0x51
35#define SPD_EEPROM_ADDRESS2 0x52
36#define SPD_EEPROM_ADDRESS3 0x53
37#define SPD_EEPROM_ADDRESS4 0x54
38#define SPD_EEPROM_ADDRESS5 0x55
39#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
40#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
41#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
42#define CONFIG_DIMM_SLOTS_PER_CTLR 2
43#define CONFIG_CHIP_SELECTS_PER_CTRL 4
44937214 44#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
7288c2c2 45#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
44937214 46#endif
7288c2c2
YS
47#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
48
989c5f0a
TY
49/* SATA */
50#define CONFIG_LIBATA
51#define CONFIG_SCSI_AHCI
52#define CONFIG_SCSI_AHCI_PLAT
989c5f0a
TY
53
54#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
55#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
56
57#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
58#define CONFIG_SYS_SCSI_MAX_LUN 1
59#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
60 CONFIG_SYS_SCSI_MAX_LUN)
61
7288c2c2
YS
62/* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
63
64#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
65#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
66#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
67
68#define CONFIG_SYS_NOR0_CSPR \
69 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
70 CSPR_PORT_SIZE_16 | \
71 CSPR_MSEL_NOR | \
72 CSPR_V)
73#define CONFIG_SYS_NOR0_CSPR_EARLY \
74 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
75 CSPR_PORT_SIZE_16 | \
76 CSPR_MSEL_NOR | \
77 CSPR_V)
78#define CONFIG_SYS_NOR1_CSPR \
79 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
80 CSPR_PORT_SIZE_16 | \
81 CSPR_MSEL_NOR | \
82 CSPR_V)
83#define CONFIG_SYS_NOR1_CSPR_EARLY \
84 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
85 CSPR_PORT_SIZE_16 | \
86 CSPR_MSEL_NOR | \
87 CSPR_V)
88#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
89#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
90 FTIM0_NOR_TEADC(0x5) | \
91 FTIM0_NOR_TEAHC(0x5))
92#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
93 FTIM1_NOR_TRAD_NOR(0x1a) |\
94 FTIM1_NOR_TSEQRAD_NOR(0x13))
95#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
96 FTIM2_NOR_TCH(0x4) | \
97 FTIM2_NOR_TWPH(0x0E) | \
98 FTIM2_NOR_TWP(0x1c))
99#define CONFIG_SYS_NOR_FTIM3 0x04000000
100#define CONFIG_SYS_IFC_CCR 0x01000000
101
e856bdcf 102#ifdef CONFIG_MTD_NOR_FLASH
7288c2c2
YS
103#define CONFIG_FLASH_CFI_DRIVER
104#define CONFIG_SYS_FLASH_CFI
105#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
106#define CONFIG_SYS_FLASH_QUIET_TEST
107#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
108
109#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
110#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
111#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
112#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
113
114#define CONFIG_SYS_FLASH_EMPTY_INFO
115#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
116 CONFIG_SYS_FLASH_BASE + 0x40000000}
117#endif
118
119#define CONFIG_NAND_FSL_IFC
120#define CONFIG_SYS_NAND_MAX_ECCPOS 256
121#define CONFIG_SYS_NAND_MAX_OOBFREE 2
122
7288c2c2
YS
123#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
124#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
125 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
126 | CSPR_MSEL_NAND /* MSEL = NAND */ \
127 | CSPR_V)
128#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
129
130#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
131 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
132 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
133 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
134 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
135 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
136 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
137
138#define CONFIG_SYS_NAND_ONFI_DETECTION
139
140/* ONFI NAND Flash mode0 Timing Params */
141#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
142 FTIM0_NAND_TWP(0x18) | \
143 FTIM0_NAND_TWCHT(0x07) | \
144 FTIM0_NAND_TWH(0x0a))
145#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
146 FTIM1_NAND_TWBE(0x39) | \
147 FTIM1_NAND_TRR(0x0e) | \
148 FTIM1_NAND_TRP(0x18))
149#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
150 FTIM2_NAND_TREH(0x0a) | \
151 FTIM2_NAND_TWHRE(0x1e))
152#define CONFIG_SYS_NAND_FTIM3 0x0
153
154#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
155#define CONFIG_SYS_MAX_NAND_DEVICE 1
156#define CONFIG_MTD_NAND_VERIFY_WRITE
157#define CONFIG_CMD_NAND
158
159#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
160
161#define CONFIG_FSL_QIXIS /* use common QIXIS code */
162#define QIXIS_LBMAP_SWITCH 0x06
163#define QIXIS_LBMAP_MASK 0x0f
164#define QIXIS_LBMAP_SHIFT 0
165#define QIXIS_LBMAP_DFLTBANK 0x00
166#define QIXIS_LBMAP_ALTBANK 0x04
b2d5ac59 167#define QIXIS_LBMAP_NAND 0x09
1f55a938 168#define QIXIS_LBMAP_SD 0x00
a646f669 169#define QIXIS_LBMAP_QSPI 0x0f
7288c2c2
YS
170#define QIXIS_RST_CTL_RESET 0x31
171#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
172#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
173#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
b2d5ac59 174#define QIXIS_RCW_SRC_NAND 0x107
1f55a938 175#define QIXIS_RCW_SRC_SD 0x40
a646f669 176#define QIXIS_RCW_SRC_QSPI 0x62
7288c2c2
YS
177#define QIXIS_RST_FORCE_MEM 0x01
178
179#define CONFIG_SYS_CSPR3_EXT (0x0)
180#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
181 | CSPR_PORT_SIZE_8 \
182 | CSPR_MSEL_GPCM \
183 | CSPR_V)
184#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
185 | CSPR_PORT_SIZE_8 \
186 | CSPR_MSEL_GPCM \
187 | CSPR_V)
188
189#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
190#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
191/* QIXIS Timing parameters for IFC CS3 */
192#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
193 FTIM0_GPCM_TEADC(0x0e) | \
194 FTIM0_GPCM_TEAHC(0x0e))
195#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
196 FTIM1_GPCM_TRAD(0x3f))
197#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
198 FTIM2_GPCM_TCH(0xf) | \
199 FTIM2_GPCM_TWP(0x3E))
200#define CONFIG_SYS_CS3_FTIM3 0x0
201
faed6bde
SK
202#if defined(CONFIG_SPL)
203#if defined(CONFIG_NAND_BOOT)
b2d5ac59
SW
204#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
205#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY
206#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR
207#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
208#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
209#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
210#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
211#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
212#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
213#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
214#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY
215#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR
216#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY
217#define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK
218#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
219#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
220#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
221#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
222#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
223#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
224#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
225#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
226#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
227#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
228#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
229#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
230#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
231
b2d5ac59
SW
232#define CONFIG_ENV_OFFSET (896 * 1024)
233#define CONFIG_ENV_SECT_SIZE 0x20000
234#define CONFIG_ENV_SIZE 0x2000
235#define CONFIG_SPL_PAD_TO 0x20000
236#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 * 1024)
74cac00c 237#define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
1f55a938
SK
238#elif defined(CONFIG_SD_BOOT)
239#define CONFIG_ENV_OFFSET 0x200000
1f55a938
SK
240#define CONFIG_SYS_MMC_ENV_DEV 0
241#define CONFIG_ENV_SIZE 0x20000
faed6bde 242#endif
b2d5ac59 243#else
7288c2c2
YS
244#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
245#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
246#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
247#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
248#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
249#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
250#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
251#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
252#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
253#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
254#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
255#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
256#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
257#define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
258#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
259#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
260#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
261#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
262#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
263#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
264#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
265#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
266#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
267#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
268#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
269#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
270#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
271
89a168f7 272#ifndef CONFIG_QSPI_BOOT
f5bf23d8 273#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
b2d5ac59
SW
274#define CONFIG_ENV_SECT_SIZE 0x20000
275#define CONFIG_ENV_SIZE 0x2000
276#endif
a646f669 277#endif
b2d5ac59 278
7288c2c2
YS
279/* Debug Server firmware */
280#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
281#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
282
7288c2c2
YS
283#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
284
285/*
286 * I2C
287 */
288#define I2C_MUX_PCA_ADDR 0x77
289#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
290
291/* I2C bus multiplexer */
292#define I2C_MUX_CH_DEFAULT 0x8
293
b7774b05 294/* SPI */
b718d371 295#if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI)
b7774b05 296#define CONFIG_SPI_FLASH
b718d371
YY
297
298#ifdef CONFIG_FSL_DSPI
299#define CONFIG_SPI_FLASH_STMICRO
300#define CONFIG_SPI_FLASH_SST
301#define CONFIG_SPI_FLASH_EON
302#endif
303
304#ifdef CONFIG_FSL_QSPI
305#define CONFIG_SPI_FLASH_SPANSION
306#define FSL_QSPI_FLASH_SIZE (1 << 26) /* 64MB */
307#define FSL_QSPI_FLASH_NUM 4
308#endif
453418f2
YY
309/*
310 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
311 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
312 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
313 */
314#define FSL_QIXIS_BRDCFG9_QSPI 0x1
b718d371 315
b7774b05
HW
316#endif
317
8b06460e
YL
318/*
319 * MMC
320 */
321#ifdef CONFIG_MMC
322#define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
323 QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
324#endif
325
7288c2c2
YS
326/*
327 * RTC configuration
328 */
329#define RTC
330#define CONFIG_RTC_DS3231 1
331#define CONFIG_SYS_I2C_RTC_ADDR 0x68
332
333/* EEPROM */
334#define CONFIG_ID_EEPROM
7288c2c2
YS
335#define CONFIG_SYS_I2C_EEPROM_NXID
336#define CONFIG_SYS_EEPROM_BUS_NUM 0
337#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
338#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
339#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
340#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
341
7288c2c2 342#define CONFIG_FSL_MEMAC
7288c2c2
YS
343
344#ifdef CONFIG_PCI
7288c2c2
YS
345#define CONFIG_PCI_SCAN_SHOW
346#define CONFIG_CMD_PCI
7288c2c2
YS
347#endif
348
8b06460e 349/* MMC */
8b06460e 350#ifdef CONFIG_MMC
8b06460e
YL
351#define CONFIG_FSL_ESDHC
352#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
8b06460e 353#endif
7288c2c2
YS
354
355/* Initial environment variables */
356#undef CONFIG_EXTRA_ENV_SETTINGS
9ed44787 357#ifdef CONFIG_SECURE_BOOT
7288c2c2
YS
358#define CONFIG_EXTRA_ENV_SETTINGS \
359 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
360 "loadaddr=0x80100000\0" \
361 "kernel_addr=0x100000\0" \
362 "ramdisk_addr=0x800000\0" \
363 "ramdisk_size=0x2000000\0" \
364 "fdt_high=0xa0000000\0" \
365 "initrd_high=0xffffffffffffffff\0" \
7676074a 366 "kernel_start=0x581000000\0" \
7288c2c2 367 "kernel_load=0xa0000000\0" \
16ed8560 368 "kernel_size=0x2800000\0" \
6d7b9e78 369 "mcmemsize=0x40000000\0" \
7676074a
UA
370 "mcinitcmd=esbc_validate 0x580700000;" \
371 "esbc_validate 0x580740000;" \
372 "fsl_mc start mc 0x580a00000" \
373 " 0x580e00000 \0"
1f55a938
SK
374#elif defined(CONFIG_SD_BOOT)
375#define CONFIG_EXTRA_ENV_SETTINGS \
376 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
377 "loadaddr=0x90100000\0" \
378 "kernel_addr=0x800\0" \
379 "ramdisk_addr=0x800000\0" \
380 "ramdisk_size=0x2000000\0" \
381 "fdt_high=0xa0000000\0" \
382 "initrd_high=0xffffffffffffffff\0" \
383 "kernel_start=0x8000\0" \
384 "kernel_load=0xa0000000\0" \
385 "kernel_size=0x14000\0" \
386 "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
387 "mmc read 0x80100000 0x7000 0x800;" \
388 "fsl_mc start mc 0x80000000 0x80100000\0" \
389 "mcmemsize=0x70000000 \0"
9ed44787
UA
390#else
391#define CONFIG_EXTRA_ENV_SETTINGS \
392 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
393 "loadaddr=0x80100000\0" \
394 "kernel_addr=0x100000\0" \
395 "ramdisk_addr=0x800000\0" \
396 "ramdisk_size=0x2000000\0" \
397 "fdt_high=0xa0000000\0" \
398 "initrd_high=0xffffffffffffffff\0" \
f5bf23d8 399 "kernel_start=0x581000000\0" \
9ed44787
UA
400 "kernel_load=0xa0000000\0" \
401 "kernel_size=0x2800000\0" \
6d7b9e78 402 "mcmemsize=0x40000000\0" \
f5bf23d8
SK
403 "mcinitcmd=fsl_mc start mc 0x580a00000" \
404 " 0x580e00000 \0"
9ed44787
UA
405#endif /* CONFIG_SECURE_BOOT */
406
7288c2c2 407
1f55a938 408#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
e60476a0
PK
409#define CONFIG_FSL_MEMAC
410#define CONFIG_PHYLIB
411#define CONFIG_PHYLIB_10G
e60476a0
PK
412#define CONFIG_PHY_VITESSE
413#define CONFIG_PHY_REALTEK
414#define CONFIG_PHY_TERANETICS
415#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
416#define SGMII_CARD_PORT2_PHY_ADDR 0x1d
417#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
418#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
419
cf7ee6c4
PK
420#define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
421#define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
422#define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
423#define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
424#define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
425#define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
426#define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
427#define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
428#define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
429#define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
430#define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
431#define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
432#define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
433#define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
434#define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
435#define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
436
e60476a0 437#define CONFIG_MII /* MII PHY management */
7ad9cc96 438#define CONFIG_ETHPRIME "DPMAC1@xgmii"
e60476a0
PK
439#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
440
441#endif
442
94e8cd80
NB
443/*
444 * USB
445 */
446#define CONFIG_HAS_FSL_XHCI_USB
94e8cd80 447#define CONFIG_USB_XHCI_FSL
94e8cd80
NB
448#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
449#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
94e8cd80 450
fcfdb6d5
SJ
451#include <asm/fsl_secure_boot.h>
452
7288c2c2 453#endif /* __LS2_QDS_H */