]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls2080ardb.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / ls2080ardb.h
CommitLineData
e2b65ea9
YS
1/*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
44937214 10#include "ls2080a_common.h"
e2b65ea9
YS
11
12#undef CONFIG_CONS_INDEX
13#define CONFIG_CONS_INDEX 2
14
ed2530d0
RH
15#define I2C_MUX_CH_VOL_MONITOR 0xa
16#define I2C_VOL_MONITOR_ADDR 0x38
17#define CONFIG_VOL_MONITOR_IR36021_READ
18#define CONFIG_VOL_MONITOR_IR36021_SET
19
20#define CONFIG_VID_FLS_ENV "ls2080ardb_vdd_mv"
21#ifndef CONFIG_SPL_BUILD
22#define CONFIG_VID
23#endif
24/* step the IR regulator in 5mV increments */
25#define IR_VDD_STEP_DOWN 5
26#define IR_VDD_STEP_UP 5
27/* The lowest and highest voltage allowed for LS2080ARDB */
28#define VDD_MV_MIN 819
29#define VDD_MV_MAX 1212
30
e2b65ea9
YS
31#ifndef __ASSEMBLY__
32unsigned long get_board_sys_clk(void);
33#endif
34
35#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
36#define CONFIG_DDR_CLK_FREQ 133333333
37#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
38
39#define CONFIG_DDR_SPD
40#define CONFIG_DDR_ECC
41#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
42#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
43#define SPD_EEPROM_ADDRESS1 0x51
44#define SPD_EEPROM_ADDRESS2 0x52
fc7b3855
YS
45#define SPD_EEPROM_ADDRESS3 0x53
46#define SPD_EEPROM_ADDRESS4 0x54
e2b65ea9
YS
47#define SPD_EEPROM_ADDRESS5 0x55
48#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
49#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
50#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
51#define CONFIG_DIMM_SLOTS_PER_CTLR 2
52#define CONFIG_CHIP_SELECTS_PER_CTRL 4
44937214 53#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
e2b65ea9 54#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
44937214 55#endif
e2b65ea9
YS
56#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
57
989c5f0a
TY
58/* SATA */
59#define CONFIG_LIBATA
60#define CONFIG_SCSI_AHCI
61#define CONFIG_SCSI_AHCI_PLAT
c649e3c9 62#define CONFIG_SCSI
989c5f0a 63#define CONFIG_DOS_PARTITION
989c5f0a
TY
64
65#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
66#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
67
68#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
69#define CONFIG_SYS_SCSI_MAX_LUN 1
70#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
71 CONFIG_SYS_SCSI_MAX_LUN)
9e0bb4c1
PK
72#define CONFIG_PARTITION_UUIDS
73#define CONFIG_EFI_PARTITION
74#define CONFIG_CMD_GPT
989c5f0a 75
e2b65ea9
YS
76/* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
77
78#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
79#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
80#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
81
82#define CONFIG_SYS_NOR0_CSPR \
83 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
84 CSPR_PORT_SIZE_16 | \
85 CSPR_MSEL_NOR | \
86 CSPR_V)
87#define CONFIG_SYS_NOR0_CSPR_EARLY \
88 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
89 CSPR_PORT_SIZE_16 | \
90 CSPR_MSEL_NOR | \
91 CSPR_V)
92#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
93#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
94 FTIM0_NOR_TEADC(0x5) | \
95 FTIM0_NOR_TEAHC(0x5))
96#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
97 FTIM1_NOR_TRAD_NOR(0x1a) |\
98 FTIM1_NOR_TSEQRAD_NOR(0x13))
99#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
100 FTIM2_NOR_TCH(0x4) | \
101 FTIM2_NOR_TWPH(0x0E) | \
102 FTIM2_NOR_TWP(0x1c))
103#define CONFIG_SYS_NOR_FTIM3 0x04000000
104#define CONFIG_SYS_IFC_CCR 0x01000000
105
106#ifndef CONFIG_SYS_NO_FLASH
107#define CONFIG_FLASH_CFI_DRIVER
108#define CONFIG_SYS_FLASH_CFI
109#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
110#define CONFIG_SYS_FLASH_QUIET_TEST
111#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
112
113#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
114#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
115#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
116#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
117
118#define CONFIG_SYS_FLASH_EMPTY_INFO
119#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
120 CONFIG_SYS_FLASH_BASE + 0x40000000}
121#endif
122
123#define CONFIG_NAND_FSL_IFC
124#define CONFIG_SYS_NAND_MAX_ECCPOS 256
125#define CONFIG_SYS_NAND_MAX_OOBFREE 2
126
e2b65ea9
YS
127#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
128#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
129 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
130 | CSPR_MSEL_NAND /* MSEL = NAND */ \
131 | CSPR_V)
132#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
133
134#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
135 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
136 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
137 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
138 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
139 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
140 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
141
142#define CONFIG_SYS_NAND_ONFI_DETECTION
143
144/* ONFI NAND Flash mode0 Timing Params */
145#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
146 FTIM0_NAND_TWP(0x30) | \
147 FTIM0_NAND_TWCHT(0x0e) | \
148 FTIM0_NAND_TWH(0x14))
149#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
150 FTIM1_NAND_TWBE(0xab) | \
151 FTIM1_NAND_TRR(0x1c) | \
152 FTIM1_NAND_TRP(0x30))
153#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
154 FTIM2_NAND_TREH(0x14) | \
155 FTIM2_NAND_TWHRE(0x3c))
156#define CONFIG_SYS_NAND_FTIM3 0x0
157
158#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
159#define CONFIG_SYS_MAX_NAND_DEVICE 1
160#define CONFIG_MTD_NAND_VERIFY_WRITE
161#define CONFIG_CMD_NAND
162
163#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
164
165#define CONFIG_FSL_QIXIS /* use common QIXIS code */
166#define QIXIS_LBMAP_SWITCH 0x06
167#define QIXIS_LBMAP_MASK 0x0f
168#define QIXIS_LBMAP_SHIFT 0
169#define QIXIS_LBMAP_DFLTBANK 0x00
170#define QIXIS_LBMAP_ALTBANK 0x04
32eda7cc 171#define QIXIS_LBMAP_NAND 0x09
e2b65ea9
YS
172#define QIXIS_RST_CTL_RESET 0x31
173#define QIXIS_RST_CTL_RESET_EN 0x30
174#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
175#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
176#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
32eda7cc 177#define QIXIS_RCW_SRC_NAND 0x119
e2b65ea9
YS
178#define QIXIS_RST_FORCE_MEM 0x01
179
180#define CONFIG_SYS_CSPR3_EXT (0x0)
181#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
182 | CSPR_PORT_SIZE_8 \
183 | CSPR_MSEL_GPCM \
184 | CSPR_V)
185#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
186 | CSPR_PORT_SIZE_8 \
187 | CSPR_MSEL_GPCM \
188 | CSPR_V)
189
190#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
191#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
192/* QIXIS Timing parameters for IFC CS3 */
193#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
194 FTIM0_GPCM_TEADC(0x0e) | \
195 FTIM0_GPCM_TEAHC(0x0e))
196#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
197 FTIM1_GPCM_TRAD(0x3f))
198#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
199 FTIM2_GPCM_TCH(0xf) | \
200 FTIM2_GPCM_TWP(0x3E))
201#define CONFIG_SYS_CS3_FTIM3 0x0
202
32eda7cc
SW
203#if defined(CONFIG_SPL) && defined(CONFIG_NAND)
204#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
205#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
206#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
207#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
208#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
209#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
210#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
211#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
212#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
213#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
214#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
215#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
216#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
217#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
218#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
219#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
220#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
221
222#define CONFIG_ENV_IS_IN_NAND
223#define CONFIG_ENV_OFFSET (2048 * 1024)
224#define CONFIG_ENV_SECT_SIZE 0x20000
225#define CONFIG_ENV_SIZE 0x2000
226#define CONFIG_SPL_PAD_TO 0x80000
227#define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
228#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
229#else
e2b65ea9
YS
230#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
231#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
232#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
233#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
234#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
235#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
236#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
237#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
238#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
239#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
240#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
241#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
242#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
243#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
244#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
245#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
246#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
247
32eda7cc
SW
248#define CONFIG_ENV_IS_IN_FLASH
249#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
250#define CONFIG_ENV_SECT_SIZE 0x20000
251#define CONFIG_ENV_SIZE 0x2000
252#endif
253
e2b65ea9
YS
254/* Debug Server firmware */
255#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
256#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
257
e2b65ea9
YS
258#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
259
260/*
261 * I2C
262 */
4012350d
PK
263#define I2C_MUX_PCA_ADDR 0x75
264#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
e2b65ea9
YS
265
266/* I2C bus multiplexer */
267#define I2C_MUX_CH_DEFAULT 0x8
268
0c42a8de
HW
269/* SPI */
270#ifdef CONFIG_FSL_DSPI
0c42a8de 271#define CONFIG_SPI_FLASH
0c42a8de 272#define CONFIG_SPI_FLASH_BAR
21640db5 273#define CONFIG_SPI_FLASH_STMICRO
0c42a8de
HW
274#endif
275
e2b65ea9
YS
276/*
277 * RTC configuration
278 */
279#define RTC
280#define CONFIG_RTC_DS3231 1
281#define CONFIG_SYS_I2C_RTC_ADDR 0x68
6581440c 282#define CONFIG_CMD_DATE
e2b65ea9
YS
283
284/* EEPROM */
285#define CONFIG_ID_EEPROM
286#define CONFIG_CMD_EEPROM
287#define CONFIG_SYS_I2C_EEPROM_NXID
288#define CONFIG_SYS_EEPROM_BUS_NUM 0
289#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
290#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
291#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
292#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
293
e2b65ea9 294#define CONFIG_FSL_MEMAC
e2b65ea9
YS
295
296#ifdef CONFIG_PCI
e2b65ea9
YS
297#define CONFIG_PCI_SCAN_SHOW
298#define CONFIG_CMD_PCI
e2b65ea9
YS
299#endif
300
8b06460e 301/* MMC */
8b06460e 302#ifdef CONFIG_MMC
8b06460e
YL
303#define CONFIG_FSL_ESDHC
304#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
305#define CONFIG_GENERIC_MMC
8b06460e
YL
306#define CONFIG_DOS_PARTITION
307#endif
e2b65ea9 308
5a4d744c
YL
309#define CONFIG_MISC_INIT_R
310
e16b604e
NB
311/*
312 * USB
313 */
314#define CONFIG_HAS_FSL_XHCI_USB
e16b604e 315#define CONFIG_USB_XHCI_FSL
e16b604e
NB
316#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
317#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
e16b604e 318
b99ebaf9
AG
319#undef CONFIG_CMDLINE_EDITING
320#include <config_distro_defaults.h>
321
322#define BOOT_TARGET_DEVICES(func) \
323 func(USB, usb, 0) \
324 func(MMC, mmc, 0) \
325 func(SCSI, scsi, 0) \
326 func(DHCP, dhcp, na)
327#include <config_distro_bootcmd.h>
328
e2b65ea9
YS
329/* Initial environment variables */
330#undef CONFIG_EXTRA_ENV_SETTINGS
9ed44787 331#ifdef CONFIG_SECURE_BOOT
e2b65ea9
YS
332#define CONFIG_EXTRA_ENV_SETTINGS \
333 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
b99ebaf9
AG
334 "scriptaddr=0x80800000\0" \
335 "kernel_addr_r=0x81000000\0" \
336 "pxefile_addr_r=0x81000000\0" \
337 "fdt_addr_r=0x88000000\0" \
338 "ramdisk_addr_r=0x89000000\0" \
e2b65ea9
YS
339 "loadaddr=0x80100000\0" \
340 "kernel_addr=0x100000\0" \
341 "ramdisk_addr=0x800000\0" \
342 "ramdisk_size=0x2000000\0" \
343 "fdt_high=0xa0000000\0" \
344 "initrd_high=0xffffffffffffffff\0" \
345 "kernel_start=0x581100000\0" \
346 "kernel_load=0xa0000000\0" \
16ed8560 347 "kernel_size=0x2800000\0" \
b99ebaf9 348 "fdtfile=fsl-ls2080a-rdb.dtb\0" \
9ed44787
UA
349 "mcinitcmd=esbc_validate 0x580c80000;" \
350 "esbc_validate 0x580cc0000;" \
351 "fsl_mc start mc 0x580300000" \
352 " 0x580800000 \0" \
b99ebaf9 353 BOOTENV
9ed44787
UA
354#else
355#define CONFIG_EXTRA_ENV_SETTINGS \
356 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
357 "scriptaddr=0x80800000\0" \
358 "kernel_addr_r=0x81000000\0" \
359 "pxefile_addr_r=0x81000000\0" \
360 "fdt_addr_r=0x88000000\0" \
361 "ramdisk_addr_r=0x89000000\0" \
362 "loadaddr=0x80100000\0" \
363 "kernel_addr=0x100000\0" \
364 "ramdisk_addr=0x800000\0" \
365 "ramdisk_size=0x2000000\0" \
366 "fdt_high=0xa0000000\0" \
367 "initrd_high=0xffffffffffffffff\0" \
368 "kernel_start=0x581100000\0" \
369 "kernel_load=0xa0000000\0" \
370 "kernel_size=0x2800000\0" \
371 "fdtfile=fsl-ls2080a-rdb.dtb\0" \
372 "mcinitcmd=fsl_mc start mc 0x580300000" \
373 " 0x580800000 \0" \
374 BOOTENV
375#endif
376
e2b65ea9 377
56cd0760
PK
378#undef CONFIG_BOOTARGS
379#define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
ed77b704 380 "earlycon=uart8250,mmio,0x21c0600 " \
56cd0760 381 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
9e71bb9c 382 " hugepagesz=2m hugepages=256"
56cd0760 383
b99ebaf9
AG
384#undef CONFIG_BOOTCOMMAND
385/* Try to boot an on-NOR kernel first, then do normal distro boot */
386#define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580700000" \
387 " && cp.b $kernel_start $kernel_load $kernel_size" \
388 " && bootm $kernel_load" \
389 " || run distro_bootcmd"
390
3484d953
PK
391/* MAC/PHY configuration */
392#ifdef CONFIG_FSL_MC_ENET
393#define CONFIG_PHYLIB_10G
c69384e1 394#define CONFIG_PHY_AQUANTIA
3484d953
PK
395#define CONFIG_PHY_CORTINA
396#define CONFIG_PHYLIB
397#define CONFIG_SYS_CORTINA_FW_IN_NOR
398#define CONFIG_CORTINA_FW_ADDR 0x581000000
399#define CONFIG_CORTINA_FW_LENGTH 0x40000
400
401#define CORTINA_PHY_ADDR1 0x10
402#define CORTINA_PHY_ADDR2 0x11
403#define CORTINA_PHY_ADDR3 0x12
404#define CORTINA_PHY_ADDR4 0x13
405#define AQ_PHY_ADDR1 0x00
406#define AQ_PHY_ADDR2 0x01
407#define AQ_PHY_ADDR3 0x02
408#define AQ_PHY_ADDR4 0x03
abc7d0f7 409#define AQR405_IRQ_MASK 0x36
3484d953
PK
410
411#define CONFIG_MII
7ad9cc96 412#define CONFIG_ETHPRIME "DPMAC1@xgmii"
3484d953 413#define CONFIG_PHY_GIGE
95279315 414#define CONFIG_PHY_AQUANTIA
3484d953
PK
415#endif
416
fcfdb6d5
SJ
417#include <asm/fsl_secure_boot.h>
418
e2b65ea9 419#endif /* __LS2_RDB_H */