]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls2080ardb.h
disk: convert CONFIG_DOS_PARTITION to Kconfig
[people/ms/u-boot.git] / include / configs / ls2080ardb.h
CommitLineData
e2b65ea9
YS
1/*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
44937214 10#include "ls2080a_common.h"
e2b65ea9
YS
11
12#undef CONFIG_CONS_INDEX
13#define CONFIG_CONS_INDEX 2
14
ed2530d0
RH
15#define I2C_MUX_CH_VOL_MONITOR 0xa
16#define I2C_VOL_MONITOR_ADDR 0x38
17#define CONFIG_VOL_MONITOR_IR36021_READ
18#define CONFIG_VOL_MONITOR_IR36021_SET
19
20#define CONFIG_VID_FLS_ENV "ls2080ardb_vdd_mv"
21#ifndef CONFIG_SPL_BUILD
22#define CONFIG_VID
23#endif
24/* step the IR regulator in 5mV increments */
25#define IR_VDD_STEP_DOWN 5
26#define IR_VDD_STEP_UP 5
27/* The lowest and highest voltage allowed for LS2080ARDB */
28#define VDD_MV_MIN 819
29#define VDD_MV_MAX 1212
30
e2b65ea9
YS
31#ifndef __ASSEMBLY__
32unsigned long get_board_sys_clk(void);
33#endif
34
35#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
36#define CONFIG_DDR_CLK_FREQ 133333333
37#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
38
39#define CONFIG_DDR_SPD
40#define CONFIG_DDR_ECC
41#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
42#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
43#define SPD_EEPROM_ADDRESS1 0x51
44#define SPD_EEPROM_ADDRESS2 0x52
fc7b3855
YS
45#define SPD_EEPROM_ADDRESS3 0x53
46#define SPD_EEPROM_ADDRESS4 0x54
e2b65ea9
YS
47#define SPD_EEPROM_ADDRESS5 0x55
48#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
49#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
50#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
51#define CONFIG_DIMM_SLOTS_PER_CTLR 2
52#define CONFIG_CHIP_SELECTS_PER_CTRL 4
44937214 53#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
e2b65ea9 54#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
44937214 55#endif
e2b65ea9
YS
56#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
57
989c5f0a
TY
58/* SATA */
59#define CONFIG_LIBATA
60#define CONFIG_SCSI_AHCI
61#define CONFIG_SCSI_AHCI_PLAT
c649e3c9 62#define CONFIG_SCSI
989c5f0a
TY
63
64#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
65#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
66
67#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
68#define CONFIG_SYS_SCSI_MAX_LUN 1
69#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
70 CONFIG_SYS_SCSI_MAX_LUN)
9e0bb4c1
PK
71#define CONFIG_PARTITION_UUIDS
72#define CONFIG_EFI_PARTITION
73#define CONFIG_CMD_GPT
989c5f0a 74
e2b65ea9
YS
75/* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
76
77#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
78#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
79#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
80
81#define CONFIG_SYS_NOR0_CSPR \
82 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
83 CSPR_PORT_SIZE_16 | \
84 CSPR_MSEL_NOR | \
85 CSPR_V)
86#define CONFIG_SYS_NOR0_CSPR_EARLY \
87 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
88 CSPR_PORT_SIZE_16 | \
89 CSPR_MSEL_NOR | \
90 CSPR_V)
91#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
92#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
93 FTIM0_NOR_TEADC(0x5) | \
94 FTIM0_NOR_TEAHC(0x5))
95#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
96 FTIM1_NOR_TRAD_NOR(0x1a) |\
97 FTIM1_NOR_TSEQRAD_NOR(0x13))
98#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
99 FTIM2_NOR_TCH(0x4) | \
100 FTIM2_NOR_TWPH(0x0E) | \
101 FTIM2_NOR_TWP(0x1c))
102#define CONFIG_SYS_NOR_FTIM3 0x04000000
103#define CONFIG_SYS_IFC_CCR 0x01000000
104
105#ifndef CONFIG_SYS_NO_FLASH
106#define CONFIG_FLASH_CFI_DRIVER
107#define CONFIG_SYS_FLASH_CFI
108#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
109#define CONFIG_SYS_FLASH_QUIET_TEST
110#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
111
112#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
113#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
114#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
115#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
116
117#define CONFIG_SYS_FLASH_EMPTY_INFO
118#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
119 CONFIG_SYS_FLASH_BASE + 0x40000000}
120#endif
121
122#define CONFIG_NAND_FSL_IFC
123#define CONFIG_SYS_NAND_MAX_ECCPOS 256
124#define CONFIG_SYS_NAND_MAX_OOBFREE 2
125
e2b65ea9
YS
126#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
127#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
128 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
129 | CSPR_MSEL_NAND /* MSEL = NAND */ \
130 | CSPR_V)
131#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
132
133#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
134 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
135 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
136 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
137 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
138 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
139 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
140
141#define CONFIG_SYS_NAND_ONFI_DETECTION
142
143/* ONFI NAND Flash mode0 Timing Params */
144#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
145 FTIM0_NAND_TWP(0x30) | \
146 FTIM0_NAND_TWCHT(0x0e) | \
147 FTIM0_NAND_TWH(0x14))
148#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
149 FTIM1_NAND_TWBE(0xab) | \
150 FTIM1_NAND_TRR(0x1c) | \
151 FTIM1_NAND_TRP(0x30))
152#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
153 FTIM2_NAND_TREH(0x14) | \
154 FTIM2_NAND_TWHRE(0x3c))
155#define CONFIG_SYS_NAND_FTIM3 0x0
156
157#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
158#define CONFIG_SYS_MAX_NAND_DEVICE 1
159#define CONFIG_MTD_NAND_VERIFY_WRITE
160#define CONFIG_CMD_NAND
161
162#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
163
164#define CONFIG_FSL_QIXIS /* use common QIXIS code */
165#define QIXIS_LBMAP_SWITCH 0x06
166#define QIXIS_LBMAP_MASK 0x0f
167#define QIXIS_LBMAP_SHIFT 0
168#define QIXIS_LBMAP_DFLTBANK 0x00
169#define QIXIS_LBMAP_ALTBANK 0x04
32eda7cc 170#define QIXIS_LBMAP_NAND 0x09
e2b65ea9
YS
171#define QIXIS_RST_CTL_RESET 0x31
172#define QIXIS_RST_CTL_RESET_EN 0x30
173#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
174#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
175#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
32eda7cc 176#define QIXIS_RCW_SRC_NAND 0x119
e2b65ea9
YS
177#define QIXIS_RST_FORCE_MEM 0x01
178
179#define CONFIG_SYS_CSPR3_EXT (0x0)
180#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
181 | CSPR_PORT_SIZE_8 \
182 | CSPR_MSEL_GPCM \
183 | CSPR_V)
184#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
185 | CSPR_PORT_SIZE_8 \
186 | CSPR_MSEL_GPCM \
187 | CSPR_V)
188
189#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
190#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
191/* QIXIS Timing parameters for IFC CS3 */
192#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
193 FTIM0_GPCM_TEADC(0x0e) | \
194 FTIM0_GPCM_TEAHC(0x0e))
195#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
196 FTIM1_GPCM_TRAD(0x3f))
197#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
198 FTIM2_GPCM_TCH(0xf) | \
199 FTIM2_GPCM_TWP(0x3E))
200#define CONFIG_SYS_CS3_FTIM3 0x0
201
32eda7cc
SW
202#if defined(CONFIG_SPL) && defined(CONFIG_NAND)
203#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
204#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
205#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
206#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
207#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
208#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
209#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
210#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
211#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
212#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
213#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
214#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
215#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
216#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
217#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
218#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
219#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
220
221#define CONFIG_ENV_IS_IN_NAND
222#define CONFIG_ENV_OFFSET (2048 * 1024)
223#define CONFIG_ENV_SECT_SIZE 0x20000
224#define CONFIG_ENV_SIZE 0x2000
225#define CONFIG_SPL_PAD_TO 0x80000
226#define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
227#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
228#else
e2b65ea9
YS
229#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
230#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
231#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
232#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
233#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
234#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
235#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
236#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
237#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
238#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
239#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
240#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
241#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
242#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
243#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
244#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
245#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
246
32eda7cc
SW
247#define CONFIG_ENV_IS_IN_FLASH
248#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
249#define CONFIG_ENV_SECT_SIZE 0x20000
250#define CONFIG_ENV_SIZE 0x2000
251#endif
252
e2b65ea9
YS
253/* Debug Server firmware */
254#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
255#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
256
e2b65ea9
YS
257#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
258
259/*
260 * I2C
261 */
4012350d
PK
262#define I2C_MUX_PCA_ADDR 0x75
263#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
e2b65ea9
YS
264
265/* I2C bus multiplexer */
266#define I2C_MUX_CH_DEFAULT 0x8
267
0c42a8de
HW
268/* SPI */
269#ifdef CONFIG_FSL_DSPI
0c42a8de 270#define CONFIG_SPI_FLASH
0c42a8de 271#define CONFIG_SPI_FLASH_BAR
21640db5 272#define CONFIG_SPI_FLASH_STMICRO
0c42a8de
HW
273#endif
274
e2b65ea9
YS
275/*
276 * RTC configuration
277 */
278#define RTC
279#define CONFIG_RTC_DS3231 1
280#define CONFIG_SYS_I2C_RTC_ADDR 0x68
6581440c 281#define CONFIG_CMD_DATE
e2b65ea9
YS
282
283/* EEPROM */
284#define CONFIG_ID_EEPROM
285#define CONFIG_CMD_EEPROM
286#define CONFIG_SYS_I2C_EEPROM_NXID
287#define CONFIG_SYS_EEPROM_BUS_NUM 0
288#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
289#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
290#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
291#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
292
e2b65ea9 293#define CONFIG_FSL_MEMAC
e2b65ea9
YS
294
295#ifdef CONFIG_PCI
e2b65ea9
YS
296#define CONFIG_PCI_SCAN_SHOW
297#define CONFIG_CMD_PCI
e2b65ea9
YS
298#endif
299
8b06460e 300/* MMC */
8b06460e 301#ifdef CONFIG_MMC
8b06460e
YL
302#define CONFIG_FSL_ESDHC
303#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
304#define CONFIG_GENERIC_MMC
8b06460e 305#endif
e2b65ea9 306
5a4d744c
YL
307#define CONFIG_MISC_INIT_R
308
e16b604e
NB
309/*
310 * USB
311 */
312#define CONFIG_HAS_FSL_XHCI_USB
e16b604e 313#define CONFIG_USB_XHCI_FSL
e16b604e
NB
314#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
315#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
e16b604e 316
b99ebaf9
AG
317#undef CONFIG_CMDLINE_EDITING
318#include <config_distro_defaults.h>
319
320#define BOOT_TARGET_DEVICES(func) \
321 func(USB, usb, 0) \
322 func(MMC, mmc, 0) \
323 func(SCSI, scsi, 0) \
324 func(DHCP, dhcp, na)
325#include <config_distro_bootcmd.h>
326
e2b65ea9
YS
327/* Initial environment variables */
328#undef CONFIG_EXTRA_ENV_SETTINGS
9ed44787 329#ifdef CONFIG_SECURE_BOOT
e2b65ea9
YS
330#define CONFIG_EXTRA_ENV_SETTINGS \
331 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
b99ebaf9
AG
332 "scriptaddr=0x80800000\0" \
333 "kernel_addr_r=0x81000000\0" \
334 "pxefile_addr_r=0x81000000\0" \
335 "fdt_addr_r=0x88000000\0" \
336 "ramdisk_addr_r=0x89000000\0" \
e2b65ea9
YS
337 "loadaddr=0x80100000\0" \
338 "kernel_addr=0x100000\0" \
339 "ramdisk_addr=0x800000\0" \
340 "ramdisk_size=0x2000000\0" \
341 "fdt_high=0xa0000000\0" \
342 "initrd_high=0xffffffffffffffff\0" \
343 "kernel_start=0x581100000\0" \
344 "kernel_load=0xa0000000\0" \
16ed8560 345 "kernel_size=0x2800000\0" \
b99ebaf9 346 "fdtfile=fsl-ls2080a-rdb.dtb\0" \
9ed44787
UA
347 "mcinitcmd=esbc_validate 0x580c80000;" \
348 "esbc_validate 0x580cc0000;" \
349 "fsl_mc start mc 0x580300000" \
350 " 0x580800000 \0" \
b99ebaf9 351 BOOTENV
9ed44787
UA
352#else
353#define CONFIG_EXTRA_ENV_SETTINGS \
354 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
355 "scriptaddr=0x80800000\0" \
356 "kernel_addr_r=0x81000000\0" \
357 "pxefile_addr_r=0x81000000\0" \
358 "fdt_addr_r=0x88000000\0" \
359 "ramdisk_addr_r=0x89000000\0" \
360 "loadaddr=0x80100000\0" \
361 "kernel_addr=0x100000\0" \
362 "ramdisk_addr=0x800000\0" \
363 "ramdisk_size=0x2000000\0" \
364 "fdt_high=0xa0000000\0" \
365 "initrd_high=0xffffffffffffffff\0" \
366 "kernel_start=0x581100000\0" \
367 "kernel_load=0xa0000000\0" \
368 "kernel_size=0x2800000\0" \
369 "fdtfile=fsl-ls2080a-rdb.dtb\0" \
370 "mcinitcmd=fsl_mc start mc 0x580300000" \
371 " 0x580800000 \0" \
372 BOOTENV
373#endif
374
e2b65ea9 375
56cd0760
PK
376#undef CONFIG_BOOTARGS
377#define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
ed77b704 378 "earlycon=uart8250,mmio,0x21c0600 " \
56cd0760 379 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
9e71bb9c 380 " hugepagesz=2m hugepages=256"
56cd0760 381
b99ebaf9
AG
382#undef CONFIG_BOOTCOMMAND
383/* Try to boot an on-NOR kernel first, then do normal distro boot */
384#define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580700000" \
385 " && cp.b $kernel_start $kernel_load $kernel_size" \
386 " && bootm $kernel_load" \
387 " || run distro_bootcmd"
388
3484d953
PK
389/* MAC/PHY configuration */
390#ifdef CONFIG_FSL_MC_ENET
391#define CONFIG_PHYLIB_10G
c69384e1 392#define CONFIG_PHY_AQUANTIA
3484d953
PK
393#define CONFIG_PHY_CORTINA
394#define CONFIG_PHYLIB
395#define CONFIG_SYS_CORTINA_FW_IN_NOR
396#define CONFIG_CORTINA_FW_ADDR 0x581000000
397#define CONFIG_CORTINA_FW_LENGTH 0x40000
398
399#define CORTINA_PHY_ADDR1 0x10
400#define CORTINA_PHY_ADDR2 0x11
401#define CORTINA_PHY_ADDR3 0x12
402#define CORTINA_PHY_ADDR4 0x13
403#define AQ_PHY_ADDR1 0x00
404#define AQ_PHY_ADDR2 0x01
405#define AQ_PHY_ADDR3 0x02
406#define AQ_PHY_ADDR4 0x03
abc7d0f7 407#define AQR405_IRQ_MASK 0x36
3484d953
PK
408
409#define CONFIG_MII
7ad9cc96 410#define CONFIG_ETHPRIME "DPMAC1@xgmii"
3484d953 411#define CONFIG_PHY_GIGE
95279315 412#define CONFIG_PHY_AQUANTIA
3484d953
PK
413#endif
414
fcfdb6d5
SJ
415#include <asm/fsl_secure_boot.h>
416
e2b65ea9 417#endif /* __LS2_RDB_H */