]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mcx.h
kconfig: introduce kconfig for UBI
[people/ms/u-boot.git] / include / configs / mcx.h
CommitLineData
4ab779cb
IY
1/*
2 * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
3 *
4 * Based on omap3_evm_config.h
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
4ab779cb
IY
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_OMAP /* in a TI OMAP core */
4ab779cb 16#define CONFIG_OMAP3_MCX /* working with mcx */
308252ad 17#define CONFIG_OMAP_GPIO
806d2792 18#define CONFIG_OMAP_COMMON
c6f90e14
NM
19/* Common ARM Erratas */
20#define CONFIG_ARM_ERRATA_454179
21#define CONFIG_ARM_ERRATA_430973
22#define CONFIG_ARM_ERRATA_621766
4ab779cb
IY
23
24#define MACH_TYPE_MCX 3656
25#define CONFIG_MACH_TYPE MACH_TYPE_MCX
3ae6abb6 26#define CONFIG_BOARD_LATE_INIT
4ab779cb 27
4ab779cb
IY
28#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
29
30#include <asm/arch/cpu.h> /* get chip and board defs */
987ec585 31#include <asm/arch/omap.h>
4ab779cb 32
4ab779cb
IY
33/*
34 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
35 * and older u-boot.bin with the new U-Boot SPL.
36 */
37#define CONFIG_SYS_TEXT_BASE 0x80008000
38
39/*
40 * Display CPU and Board information
41 */
42#define CONFIG_DISPLAY_CPUINFO
43#define CONFIG_DISPLAY_BOARDINFO
44
45/* Clock Defines */
46#define V_OSCK 26000000 /* Clock output from T2 */
47#define V_SCLK (V_OSCK >> 1)
48
49#define CONFIG_MISC_INIT_R
50
51#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
52#define CONFIG_SETUP_MEMORY_TAGS
53#define CONFIG_INITRD_TAG
54#define CONFIG_REVISION_TAG
55
56/*
57 * Size of malloc() pool
58 */
59#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
60#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
61/*
62 * DDR related
63 */
64#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
65
66/*
67 * Hardware drivers
68 */
69
70/*
71 * NS16550 Configuration
72 */
73#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
74
4ab779cb
IY
75#define CONFIG_SYS_NS16550_SERIAL
76#define CONFIG_SYS_NS16550_REG_SIZE (-4)
77#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
78
79/*
80 * select serial console configuration
81 */
82#define CONFIG_CONS_INDEX 3
83#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
84#define CONFIG_SERIAL3 3 /* UART3 */
85
86/* allow to overwrite serial and ethaddr */
87#define CONFIG_ENV_OVERWRITE
88#define CONFIG_BAUDRATE 115200
89#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
90 115200}
91#define CONFIG_MMC
92#define CONFIG_OMAP_HSMMC
93#define CONFIG_GENERIC_MMC
94#define CONFIG_DOS_PARTITION
95
96/* EHCI */
92671102 97#define CONFIG_OMAP3_GPIO_2
4ab779cb
IY
98#define CONFIG_OMAP3_GPIO_5
99#define CONFIG_USB_EHCI
100#define CONFIG_USB_EHCI_OMAP
8c735b99 101#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57
4ab779cb 102#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
01d10aa1
SB
103#define CONFIG_USB_HOST_ETHER
104#define CONFIG_USB_ETHER_ASIX
105#define CONFIG_USB_ETHER_MCS7830
4ab779cb
IY
106
107/* commands to include */
4ab779cb
IY
108#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
109
110#define CONFIG_CMD_DATE
4ab779cb 111#define CONFIG_CMD_NAND /* NAND support */
4ab779cb
IY
112#define CONFIG_CMD_UBIFS
113#define CONFIG_RBTREE
114#define CONFIG_LZO
115#define CONFIG_MTD_PARTITIONS
116#define CONFIG_MTD_DEVICE
117#define CONFIG_CMD_MTDPARTS
118
4ab779cb 119#define CONFIG_SYS_NO_FLASH
6789e84e
HS
120#define CONFIG_SYS_I2C
121#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
122#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
123#define CONFIG_SYS_I2C_OMAP34XX
4ab779cb
IY
124
125/* RTC */
126#define CONFIG_RTC_DS1337
127#define CONFIG_SYS_I2C_RTC_ADDR 0x68
128
4ab779cb
IY
129/*
130 * Board NAND Info.
131 */
132#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
133 /* to access nand */
134#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
135 /* to access */
136 /* nand at CS0 */
137
138#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
139 /* NAND devices */
4ab779cb
IY
140#define CONFIG_JFFS2_NAND
141/* nand device jffs2 lives on */
142#define CONFIG_JFFS2_DEV "nand0"
143/* start of jffs2 partition */
144#define CONFIG_JFFS2_PART_OFFSET 0x680000
145#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
146
147/* Environment information */
4ab779cb
IY
148
149#define CONFIG_BOOTFILE "uImage"
150
f89a8b6a
SB
151/* Setup MTD for NAND on the SOM */
152#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
153#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
154 "1m(u-boot),256k(env1)," \
155 "256k(env2),6m(kernel),6m(k_recovery)," \
156 "8m(fs_recovery),-(common_data)"
157
158#define CONFIG_HOSTNAME mcx
4ab779cb 159#define CONFIG_EXTRA_ENV_SETTINGS \
f89a8b6a
SB
160 "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \
161 "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \
162 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
163 "addfb=setenv bootargs ${bootargs} vram=6M " \
164 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \
165 "addip_sta=setenv bootargs ${bootargs} " \
166 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
167 "${netmask}:${hostname}:eth0:off\0" \
168 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
169 "addip=if test -n ${ipdyn};then run addip_dyn;" \
170 "else run addip_sta;fi\0" \
171 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
172 "addtty=setenv bootargs ${bootargs} " \
173 "console=${consoledev},${baudrate}\0" \
174 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
175 "baudrate=115200\0" \
176 "consoledev=ttyO2\0" \
4a8c3f69 177 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
f89a8b6a
SB
178 "loadaddr=0x82000000\0" \
179 "load=tftp ${loadaddr} ${u-boot}\0" \
180 "load_k=tftp ${loadaddr} ${bootfile}\0" \
181 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
182 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
4a8c3f69 183 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
f89a8b6a
SB
184 "mmcargs=root=/dev/mmcblk0p2 rw " \
185 "rootfstype=ext3 rootwait\0" \
186 "mmcboot=echo Booting from mmc ...; " \
187 "run mmcargs; " \
188 "run addip addtty addmtd addfb addeth addmisc;" \
189 "run loaduimage; " \
190 "bootm ${loadaddr}\0" \
191 "net_nfs=run load_k; " \
192 "run nfsargs; " \
193 "run addip addtty addmtd addfb addeth addmisc;" \
194 "bootm ${loadaddr}\0" \
195 "nfsargs=setenv bootargs root=/dev/nfs rw " \
196 "nfsroot=${serverip}:${rootpath}\0" \
4a8c3f69 197 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
f89a8b6a
SB
198 "uboot_addr=0x80000\0" \
199 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
200 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
201 "updatemlo=nandecc hw;nand erase 0 20000;" \
202 "nand write ${loadaddr} 0 20000\0" \
203 "upd=if run load;then echo Updating u-boot;if run update;" \
204 "then echo U-Boot updated;" \
205 "else echo Error updating u-boot !;" \
206 "echo Board without bootloader !!;" \
207 "fi;" \
208 "else echo U-Boot not downloaded..exiting;fi\0" \
209 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
210 "bootscript=echo Running bootscript from mmc ...; " \
211 "source ${loadaddr}\0" \
212 "nandargs=setenv bootargs ubi.mtd=7 " \
213 "root=ubi0:rootfs rootfstype=ubifs\0" \
214 "nandboot=echo Booting from nand ...; " \
215 "run nandargs; " \
216 "ubi part nand0,4;" \
217 "ubi readvol ${loadaddr} kernel;" \
e47c9e86 218 "run addtty addmtd addfb addeth addmisc;" \
f89a8b6a 219 "bootm ${loadaddr}\0" \
8f1fae26
SB
220 "preboot=ubi part nand0,7;" \
221 "ubi readvol ${loadaddr} splash;" \
222 "bmp display ${loadaddr};" \
223 "gpio set 55\0" \
e47c9e86
SB
224 "swupdate_args=setenv bootargs root=/dev/ram " \
225 "quiet loglevel=1 " \
226 "consoleblank=0 ${swupdate_misc}\0" \
f89a8b6a
SB
227 "swupdate=echo Running Sw-Update...;" \
228 "if printenv mtdparts;then echo Starting SwUpdate...; " \
229 "else mtdparts default;fi; " \
230 "ubi part nand0,5;" \
231 "ubi readvol 0x82000000 kernel_recovery;" \
e47c9e86
SB
232 "ubi part nand0,6;" \
233 "ubi readvol 0x84000000 fs_recovery;" \
f89a8b6a
SB
234 "run swupdate_args; " \
235 "setenv bootargs ${bootargs} " \
236 "${mtdparts} " \
237 "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \
238 "omapdss.def_disp=lcd;" \
a5d64dbf
SB
239 "bootm 0x82000000 0x84000000\0" \
240 "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \
241 "then source 82000000;else run nandboot;fi\0"
4ab779cb
IY
242
243#define CONFIG_AUTO_COMPLETE
48a4ee50
DZ
244#define CONFIG_CMDLINE_EDITING
245
4ab779cb
IY
246/*
247 * Miscellaneous configurable options
248 */
4ab779cb 249#define CONFIG_SYS_LONGHELP /* undef to save memory */
992a27d5 250#define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */
4ab779cb
IY
251/* Print Buffer Size */
252#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
253 sizeof(CONFIG_SYS_PROMPT) + 16)
254#define CONFIG_SYS_MAXARGS 16 /* max number of command */
255 /* args */
256/* Boot Argument Buffer Size */
257#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
258/* memtest works on */
259#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
260#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
261 0x01F00000) /* 31MB */
262
263#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
264 /* address */
8f1fae26 265#define CONFIG_PREBOOT
4ab779cb
IY
266
267/*
268 * AM3517 has 12 GP timers, they can be driven by the system clock
269 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
270 * This rate is divided by a local divisor.
271 */
272#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
273#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
4ab779cb 274
4ab779cb
IY
275/*
276 * Physical Memory Map
277 */
278#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
279#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
4ab779cb
IY
280#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
281
282/*
283 * FLASH and environment organization
284 */
285
286/* **** PISMO SUPPORT *** */
62321e2f
SB
287#define CONFIG_NAND
288#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
4ab779cb 289#define CONFIG_NAND_OMAP_GPMC
62321e2f 290#define CONFIG_NAND_OMAP_GPMC_PREFETCH
4ab779cb 291#define CONFIG_ENV_IS_IN_NAND
f89a8b6a 292#define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
4ab779cb 293
f89a8b6a 294/* Redundant Environment */
4ab779cb
IY
295#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
296#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
297#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
f89a8b6a
SB
298#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
299 2 * CONFIG_SYS_ENV_SECT_SIZE)
300#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
4ab779cb
IY
301
302/* Flash banks JFFS2 should use */
303#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
304 CONFIG_SYS_MAX_NAND_DEVICE)
305#define CONFIG_SYS_JFFS2_MEM_NAND
306/* use flash_info[2] */
307#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
308#define CONFIG_SYS_JFFS2_NUM_BANKS 1
309
310#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
311#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
312#define CONFIG_SYS_INIT_RAM_SIZE 0x800
313#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
314 CONFIG_SYS_INIT_RAM_SIZE - \
315 GENERATED_GBL_DATA_SIZE)
316
317/* Defines for SPL */
47f7bcae 318#define CONFIG_SPL_FRAMEWORK
d7cb93b2 319#define CONFIG_SPL_BOARD_INIT
4ab779cb 320#define CONFIG_SPL_NAND_SIMPLE
4ab779cb 321
6f2f01b9
SW
322#define CONFIG_SPL_NAND_BASE
323#define CONFIG_SPL_NAND_DRIVERS
324#define CONFIG_SPL_NAND_ECC
4ab779cb
IY
325#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
326
327#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
e0820ccc 328#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
4ab779cb
IY
329#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
330
331/* move malloc and bss high to prevent clashing with the main image */
332#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
333#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
334#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
335#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
336
337#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
e2ccdf89 338#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
205b4f33 339#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
4ab779cb
IY
340
341/* NAND boot config */
342#define CONFIG_SYS_NAND_PAGE_COUNT 64
343#define CONFIG_SYS_NAND_PAGE_SIZE 2048
344#define CONFIG_SYS_NAND_OOBSIZE 64
345#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
346#define CONFIG_SYS_NAND_5_ADDR_CYCLE
347#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
348#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
349 48, 49, 50, 51, 52, 53, 54, 55,\
350 56, 57, 58, 59, 60, 61, 62, 63}
351#define CONFIG_SYS_NAND_ECCSIZE 256
352#define CONFIG_SYS_NAND_ECCBYTES 3
3f719069 353#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
92671102 354#define CONFIG_SPL_NAND_SOFTECC
4ab779cb 355
4ab779cb
IY
356#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
357
358#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
359
360/*
361 * ethernet support
362 *
363 */
364#if defined(CONFIG_CMD_NET)
365#define CONFIG_DRIVER_TI_EMAC
366#define CONFIG_DRIVER_TI_EMAC_USE_RMII
367#define CONFIG_MII
4ab779cb
IY
368#define CONFIG_BOOTP_DNS
369#define CONFIG_BOOTP_DNS2
370#define CONFIG_BOOTP_SEND_HOSTNAME
371#define CONFIG_NET_RETRY_COUNT 10
372#endif
373
8f1fae26
SB
374#define CONFIG_VIDEO
375#define CONFIG_CFB_CONSOLE
376#define CONFIG_VGA_AS_SINGLE_DEVICE
377#define CONFIG_SPLASH_SCREEN
378#define CONFIG_VIDEO_BMP_RLE8
379#define CONFIG_CMD_BMP
380#define CONFIG_VIDEO_OMAP3
381#define CONFIG_SYS_CONSOLE_IS_IN_ENV
382
4ab779cb 383#endif /* __CONFIG_H */