]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mpc7448hpc2.h
Makefile: move all Power Architecture boards into boards.cfg
[people/ms/u-boot.git] / include / configs / mpc7448hpc2.h
CommitLineData
c6411c0c 1/*
2 * Copyright (c) 2005 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2006
5 * Alex Bounine , Tundra Semiconductor Corp.
4efe20c9 6 * Roy Zang , <tie-fei.zang@freescale.com> Freescale Corp.
c6411c0c 7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
ee311214 27/*
c6411c0c 28 * board specific configuration options for Freescale
29 * MPC7448HPC2 (High-Performance Computing II) (Taiga) board
30 *
ee311214 31 */
c6411c0c 32
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
c6411c0c 36/* Board Configuration Definitions */
37/* MPC7448HPC2 (High-Performance Computing II) (Taiga) board */
38
39#define CONFIG_MPC7448HPC2
40
41#define CONFIG_74xx
31d82672 42#define CONFIG_HIGH_BATS /* High BATs supported */
c6411c0c 43#define CONFIG_ALTIVEC /* undef to disable */
44
2ae18241
WD
45#define CONFIG_SYS_TEXT_BASE 0xFF000000
46
6d0f6bcf 47#define CONFIG_SYS_BOARD_NAME "MPC7448 HPC II"
ee311214 48#define CONFIG_IDENT_STRING " Freescale MPC7448 HPC II"
c6411c0c 49
6d0f6bcf 50#define CONFIG_SYS_OCN_CLK 133000000 /* 133 MHz */
ee80fa7b 51#define CONFIG_SYS_BUS_CLK 133000000
c6411c0c 52
6d0f6bcf 53#define CONFIG_SYS_CLK_SPREAD /* Enable Spread-Spectrum Clock generation */
c6411c0c 54
55#undef CONFIG_ECC /* disable ECC support */
56
57/* Board-specific Initialization Functions to be called */
6d0f6bcf 58#define CONFIG_SYS_BOARD_ASM_INIT
c6411c0c 59#define CONFIG_BOARD_EARLY_INIT_F
60#define CONFIG_BOARD_EARLY_INIT_R
61#define CONFIG_MISC_INIT_R
62
fec6d9ee 63#define CONFIG_HAS_ETH0
c6411c0c 64#define CONFIG_HAS_ETH1
c6411c0c 65
66#define CONFIG_ENV_OVERWRITE
67
68/*
69 * High Level Configuration Options
70 * (easy to change)
71 */
72
ee311214 73#define CONFIG_BAUDRATE 115200 /* console baudrate = 115000 */
c6411c0c 74
6d0f6bcf
JCPV
75/*#define CONFIG_SYS_HUSH_PARSER */
76#undef CONFIG_SYS_HUSH_PARSER
c6411c0c 77
6d0f6bcf 78#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
c6411c0c 79
80/* Pass open firmware flat tree */
589c0427 81#define CONFIG_OF_LIBFDT 1
c6411c0c 82#define CONFIG_OF_BOARD_SETUP 1
83
c6411c0c 84#define OF_TSI "tsi108@c0000000"
85#define OF_TBCLK (bd->bi_busfreq / 8)
86#define OF_STDOUT_PATH "/tsi108@c0000000/serial@7808"
87
88/*
89 * The following defines let you select what serial you want to use
90 * for your console driver.
91 *
92 * what to do:
ee311214 93 * If you have hacked a serial cable onto the second DUART channel,
6d0f6bcf 94 * change the CONFIG_SYS_DUART port from 1 to 0 below.
c6411c0c 95 *
96 */
97
ee311214 98#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
99#define CONFIG_SYS_NS16550
100#define CONFIG_SYS_NS16550_SERIAL
101#define CONFIG_SYS_NS16550_REG_SIZE 1
102#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_OCN_CLK * 8
c6411c0c 103
6d0f6bcf
JCPV
104#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_TSI108_CSR_RST_BASE+0x7808)
105#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_TSI108_CSR_RST_BASE+0x7C08)
106#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
c6411c0c 107
ee311214 108#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
c6411c0c 109#define CONFIG_ZERO_BOOTDELAY_CHECK
110
111#undef CONFIG_BOOTARGS
32bf3d14 112/* #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" */
c6411c0c 113
114#if (CONFIG_BOOTDELAY >= 0)
ee311214 115#define CONFIG_BOOTCOMMAND "tftpboot 0x400000 zImage.initrd.elf;\
c6411c0c 116 setenv bootargs $(bootargs) $(bootargs_root) nfsroot=$(serverip):$(rootpath) \
117 ip=$(ipaddr):$(serverip)$(bootargs_end); bootm 0x400000; "
118
119#define CONFIG_BOOTARGS "console=ttyS0,115200"
120#endif
121
122#undef CONFIG_EXTRA_ENV_SETTINGS
123
ee311214 124#define CONFIG_SERIAL "No. 1"
c6411c0c 125
126/* Networking Configuration */
127
c6411c0c 128#define CONFIG_TSI108_ETH
ee311214 129#define CONFIG_TSI108_ETH_NUM_PORTS 2
c6411c0c 130
131#define CONFIG_NET_MULTI
132
ee311214 133#define CONFIG_BOOTFILE zImage.initrd.elf
134#define CONFIG_LOADADDR 0x400000
c6411c0c 135
c6411c0c 136/*-------------------------------------------------------------------------- */
137
ee311214 138#define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
6d0f6bcf 139#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
c6411c0c 140
141#undef CONFIG_WATCHDOG /* watchdog disabled */
142
d3b8c1a7
JL
143/*
144 * BOOTP options
145 */
146#define CONFIG_BOOTP_SUBNETMASK
147#define CONFIG_BOOTP_GATEWAY
148#define CONFIG_BOOTP_HOSTNAME
149#define CONFIG_BOOTP_BOOTPATH
150#define CONFIG_BOOTP_BOOTFILESIZE
c6411c0c 151
5dc11a51
JL
152
153/*
154 * Command line configuration.
155 */
156#include <config_cmd_default.h>
157
158#define CONFIG_CMD_ASKENV
159#define CONFIG_CMD_CACHE
160#define CONFIG_CMD_PCI
161#define CONFIG_CMD_I2C
162#define CONFIG_CMD_SDRAM
163#define CONFIG_CMD_EEPROM
164#define CONFIG_CMD_FLASH
bdab39d3 165#define CONFIG_CMD_SAVEENV
5dc11a51
JL
166#define CONFIG_CMD_BSP
167#define CONFIG_CMD_DHCP
168#define CONFIG_CMD_PING
169#define CONFIG_CMD_DATE
170
c6411c0c 171
172/*set date in u-boot*/
173#define CONFIG_RTC_M48T35A
6d0f6bcf
JCPV
174#define CONFIG_SYS_NVRAM_BASE_ADDR 0xfc000000
175#define CONFIG_SYS_NVRAM_SIZE 0x8000
c6411c0c 176/*
177 * Miscellaneous configurable options
178 */
ee311214 179#define CONFIG_VERSION_VARIABLE 1
c6411c0c 180#define CONFIG_TSI108_I2C
8d907e79 181#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
c6411c0c 182
6d0f6bcf
JCPV
183#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C EEPROM page 1 */
184#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
c6411c0c 185
6d0f6bcf
JCPV
186#define CONFIG_SYS_LONGHELP /* undef to save memory */
187#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
c6411c0c 188
5dc11a51 189#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 190#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
ee311214 191#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
c6411c0c 192#else
6d0f6bcf 193#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
c6411c0c 194#endif
195
6d0f6bcf
JCPV
196#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)/* Print Buffer Size */
197#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
198#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
c6411c0c 199
6d0f6bcf
JCPV
200#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
201#define CONFIG_SYS_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */
c6411c0c 202
6d0f6bcf 203#define CONFIG_SYS_LOAD_ADDR 0x00400000 /* default load address */
c6411c0c 204
6d0f6bcf 205#define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
c6411c0c 206
207/*
208 * Low Level Configuration Settings
209 * (address mappings, register initial values, etc.)
210 * You should know what you are doing if you make changes here.
211 */
212
213/*-----------------------------------------------------------------------
214 * Definitions for initial stack pointer and data area
215 */
216
217/*
6d0f6bcf 218 * When locking data in cache you should point the CONFIG_SYS_INIT_RAM_ADDRESS
c6411c0c 219 * To an unused memory region. The stack will remain in cache until RAM
220 * is initialized
ee311214 221 */
6d0f6bcf
JCPV
222#undef CONFIG_SYS_INIT_RAM_LOCK
223#define CONFIG_SYS_INIT_RAM_ADDR 0x07d00000 /* unused memory region */
224#define CONFIG_SYS_INIT_RAM_END 0x4000/* larger space - we have SDRAM initialized */
c6411c0c 225
6d0f6bcf
JCPV
226#define CONFIG_SYS_GBL_DATA_SIZE 128/* size in bytes reserved for init data */
227#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
c6411c0c 228
229/*-----------------------------------------------------------------------
230 * Start addresses for the final memory configuration
231 * (Set up by the startup code)
6d0f6bcf 232 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
c6411c0c 233 */
234
6d0f6bcf
JCPV
235#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* first 256 MB of SDRAM */
236#define CONFIG_SYS_SDRAM1_BASE 0x10000000 /* next 256MB of SDRAM */
c6411c0c 237
6d0f6bcf
JCPV
238#define CONFIG_SYS_SDRAM2_BASE 0x40000000 /* beginning of non-cacheable alias for SDRAM - first 256MB */
239#define CONFIG_SYS_SDRAM3_BASE 0x50000000 /* next Non-Cacheable 256MB of SDRAM */
c6411c0c 240
6d0f6bcf 241#define CONFIG_SYS_PCI_PFM_BASE 0x80000000 /* Prefetchable (cacheable) PCI/X PFM and SDRAM OCN (128MB+128MB) */
c6411c0c 242
6d0f6bcf 243#define CONFIG_SYS_PCI_MEM32_BASE 0xE0000000 /* Non-Cacheable PCI/X MEM and SDRAM OCN (128MB+128MB) */
c6411c0c 244
6d0f6bcf 245#define CONFIG_SYS_MISC_REGION_BASE 0xf0000000 /* Base Address for (PCI/X + Flash) region */
c6411c0c 246
6d0f6bcf
JCPV
247#define CONFIG_SYS_FLASH_BASE 0xff000000 /* Base Address of Flash device */
248#define CONFIG_SYS_FLASH_BASE2 0xfe000000 /* Alternate Flash Base Address */
c6411c0c 249
250#define CONFIG_VERY_BIG_RAM /* we will use up to 256M memory for cause we are short of BATS */
251
ee311214 252#define PCI0_IO_BASE_BOOTM 0xfd000000
c6411c0c 253
6d0f6bcf
JCPV
254#define CONFIG_SYS_RESET_ADDRESS 0x3fffff00
255#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
14d0a02a 256#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* u-boot code base */
6d0f6bcf 257#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
c6411c0c 258
259/* Peripheral Device section */
260
ee311214 261/*
c6411c0c 262 * Resources on the Tsi108
ee311214 263 */
c6411c0c 264
6d0f6bcf
JCPV
265#define CONFIG_SYS_TSI108_CSR_RST_BASE 0xC0000000 /* Tsi108 CSR base after reset */
266#define CONFIG_SYS_TSI108_CSR_BASE CONFIG_SYS_TSI108_CSR_RST_BASE /* Runtime Tsi108 CSR base */
c6411c0c 267
268#define ENABLE_PCI_CSR_BAR /* enables access to Tsi108 CSRs from the PCI/X bus */
269
270#undef DISABLE_PBM
271
ee311214 272/*
c6411c0c 273 * PCI stuff
ee311214 274 *
c6411c0c 275 */
276
277#define CONFIG_PCI /* include pci support */
278#define CONFIG_TSI108_PCI /* include tsi108 pci support */
279
ee311214 280#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
281#define PCI_HOST_FORCE 1 /* configure as pci host */
282#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
c6411c0c 283
284#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
285#define CONFIG_PCI_PNP /* do pci plug-and-play */
286
287/* PCI MEMORY MAP section */
288
289/* PCI view of System Memory */
6d0f6bcf
JCPV
290#define CONFIG_SYS_PCI_MEMORY_BUS 0x00000000
291#define CONFIG_SYS_PCI_MEMORY_PHYS 0x00000000
292#define CONFIG_SYS_PCI_MEMORY_SIZE 0x80000000
c6411c0c 293
294/* PCI Memory Space */
6d0f6bcf
JCPV
295#define CONFIG_SYS_PCI_MEM_BUS (CONFIG_SYS_PCI_MEM_PHYS)
296#define CONFIG_SYS_PCI_MEM_PHYS (CONFIG_SYS_PCI_MEM32_BASE) /* 0xE0000000 */
297#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256 MB space for PCI/X Mem + SDRAM OCN */
c6411c0c 298
299/* PCI I/O Space */
6d0f6bcf
JCPV
300#define CONFIG_SYS_PCI_IO_BUS 0x00000000
301#define CONFIG_SYS_PCI_IO_PHYS 0xfa000000 /* Changed from fd000000 */
c6411c0c 302
6d0f6bcf 303#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16MB */
c6411c0c 304
c6411c0c 305/* PCI Config Space mapping */
6d0f6bcf
JCPV
306#define CONFIG_SYS_PCI_CFG_BASE 0xfb000000 /* Changed from FE000000 */
307#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 /* 16MB */
c6411c0c 308
6d0f6bcf
JCPV
309#define CONFIG_SYS_IBAT0U 0xFE0003FF
310#define CONFIG_SYS_IBAT0L 0xFE000002
c6411c0c 311
6d0f6bcf
JCPV
312#define CONFIG_SYS_IBAT1U 0x00007FFF
313#define CONFIG_SYS_IBAT1L 0x00000012
c6411c0c 314
6d0f6bcf
JCPV
315#define CONFIG_SYS_IBAT2U 0x80007FFF
316#define CONFIG_SYS_IBAT2L 0x80000022
c6411c0c 317
6d0f6bcf
JCPV
318#define CONFIG_SYS_IBAT3U 0x00000000
319#define CONFIG_SYS_IBAT3L 0x00000000
c6411c0c 320
6d0f6bcf
JCPV
321#define CONFIG_SYS_IBAT4U 0x00000000
322#define CONFIG_SYS_IBAT4L 0x00000000
c6411c0c 323
6d0f6bcf
JCPV
324#define CONFIG_SYS_IBAT5U 0x00000000
325#define CONFIG_SYS_IBAT5L 0x00000000
c6411c0c 326
6d0f6bcf
JCPV
327#define CONFIG_SYS_IBAT6U 0x00000000
328#define CONFIG_SYS_IBAT6L 0x00000000
c6411c0c 329
6d0f6bcf
JCPV
330#define CONFIG_SYS_IBAT7U 0x00000000
331#define CONFIG_SYS_IBAT7L 0x00000000
c6411c0c 332
6d0f6bcf
JCPV
333#define CONFIG_SYS_DBAT0U 0xE0003FFF
334#define CONFIG_SYS_DBAT0L 0xE000002A
c6411c0c 335
6d0f6bcf
JCPV
336#define CONFIG_SYS_DBAT1U 0x00007FFF
337#define CONFIG_SYS_DBAT1L 0x00000012
c6411c0c 338
6d0f6bcf
JCPV
339#define CONFIG_SYS_DBAT2U 0x00000000
340#define CONFIG_SYS_DBAT2L 0x00000000
c6411c0c 341
6d0f6bcf
JCPV
342#define CONFIG_SYS_DBAT3U 0xC0000003
343#define CONFIG_SYS_DBAT3L 0xC000002A
c6411c0c 344
6d0f6bcf
JCPV
345#define CONFIG_SYS_DBAT4U 0x00000000
346#define CONFIG_SYS_DBAT4L 0x00000000
c6411c0c 347
6d0f6bcf
JCPV
348#define CONFIG_SYS_DBAT5U 0x00000000
349#define CONFIG_SYS_DBAT5L 0x00000000
c6411c0c 350
6d0f6bcf
JCPV
351#define CONFIG_SYS_DBAT6U 0x00000000
352#define CONFIG_SYS_DBAT6L 0x00000000
c6411c0c 353
6d0f6bcf
JCPV
354#define CONFIG_SYS_DBAT7U 0x00000000
355#define CONFIG_SYS_DBAT7L 0x00000000
c6411c0c 356
357/* I2C addresses for the two DIMM SPD chips */
ee311214 358#define DIMM0_I2C_ADDR 0x51
359#define DIMM1_I2C_ADDR 0x52
c6411c0c 360
361/*
362 * For booting Linux, the board info and command line data
363 * have to be in the first 8 MB of memory, since this is
364 * the maximum mapped by the Linux kernel during initialization.
365 */
6d0f6bcf 366#define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
c6411c0c 367
368/*-----------------------------------------------------------------------
369 * FLASH organization
370 */
6d0f6bcf 371#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Flash can be at one of two addresses */
ee311214 372#define FLASH_BANK_SIZE 0x01000000 /* 16 MB Total */
6d0f6bcf 373#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, /* CONFIG_SYS_FLASH_BASE2 */ }
c6411c0c 374
00b1883a 375#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
376#define CONFIG_SYS_FLASH_CFI
377#define CONFIG_SYS_WRITE_SWAPPED_DATA
c6411c0c 378
ee311214 379#define PHYS_FLASH_SIZE 0x01000000
6d0f6bcf 380#define CONFIG_SYS_MAX_FLASH_SECT (128)
c6411c0c 381
9314cee6 382#define CONFIG_ENV_IS_IN_NVRAM
0e8d1586 383#define CONFIG_ENV_ADDR 0xFC000000
c6411c0c 384
0e8d1586
JCPV
385#define CONFIG_ENV_OFFSET 0x00000000 /* Offset of Environment Sector */
386#define CONFIG_ENV_SIZE 0x00000400 /* Total Size of Environment Space */
c6411c0c 387
388/*-----------------------------------------------------------------------
389 * Cache Configuration
390 */
6d0f6bcf 391#define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
5dc11a51 392#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 393#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
c6411c0c 394#endif
395
396/*-----------------------------------------------------------------------
397 * L2CR setup -- make sure this is right for your board!
398 * look in include/mpc74xx.h for the defines used here
399 */
6d0f6bcf 400#undef CONFIG_SYS_L2
c6411c0c 401
ee311214 402#define L2_INIT 0
403#define L2_ENABLE (L2_INIT | L2CR_L2E)
c6411c0c 404
405/*
406 * Internal Definitions
407 *
408 * Boot Flags
409 */
ee311214 410#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
411#define BOOTFLAG_WARM 0x02 /* Software reboot */
6d0f6bcf 412#define CONFIG_SYS_SERIAL_HANG_IN_EXCEPTION
ee311214 413#endif /* __CONFIG_H */