]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx31ads.h
MXC: Correct SPI_CPOL setting in SPI driver
[people/ms/u-boot.git] / include / configs / mx31ads.h
CommitLineData
b5dc9b30
GL
1/*
2 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * Configuration settings for the MX31ADS Freescale board.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
25#include <asm/arch/mx31-regs.h>
26
27 /* High Level Configuration Options */
28#define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
29#define CONFIG_MX31 1 /* in a mx31 */
30#define CONFIG_MX31_HCLK_FREQ 26000000 /* RedBoot says 26MHz */
2ab02fd4 31#define CONFIG_MX31_CLK32 32768
b5dc9b30
GL
32
33#define CONFIG_DISPLAY_CPUINFO
34#define CONFIG_DISPLAY_BOARDINFO
35
36/*
37 * Disabled for now due to build problems under Debian and a significant increase
38 * in the final file size: 144260 vs. 109536 Bytes.
39 */
40#if 0
41#define CONFIG_OF_LIBFDT 1
42#define CONFIG_FIT 1
43#define CONFIG_FIT_VERBOSE 1
44#endif
45
46#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
47#define CONFIG_SETUP_MEMORY_TAGS 1
48#define CONFIG_INITRD_TAG 1
49
50/*
51 * Size of malloc() pool
52 */
6d0f6bcf
JCPV
53#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
54#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
b5dc9b30
GL
55
56/*
57 * Hardware drivers
58 */
59
47d19da4 60#define CONFIG_MXC_UART 1
6d0f6bcf 61#define CONFIG_SYS_MX31_UART1 1
b5dc9b30 62
0a0b606f
GL
63#define CONFIG_HARD_SPI 1
64#define CONFIG_MXC_SPI 1
d255bb0e 65#define CONFIG_DEFAULT_SPI_BUS 1
9f481e95 66#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
0a0b606f 67
dfe5e14f
SB
68#define CONFIG_FSL_PMIC
69#define CONFIG_FSL_PMIC_BUS 1
70#define CONFIG_FSL_PMIC_CS 0
71#define CONFIG_FSL_PMIC_CLK 1000000
9f481e95 72#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
0a0b606f
GL
73#define CONFIG_RTC_MC13783 1
74
b5dc9b30
GL
75/* allow to overwrite serial and ethaddr */
76#define CONFIG_ENV_OVERWRITE
77#define CONFIG_CONS_INDEX 1
78#define CONFIG_BAUDRATE 115200
6d0f6bcf 79#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
b5dc9b30
GL
80
81/***********************************************************
82 * Command definition
83 ***********************************************************/
84
85#include <config_cmd_default.h>
86
b5dc9b30 87#define CONFIG_CMD_PING
7602ed50 88#define CONFIG_CMD_DHCP
0a0b606f
GL
89#define CONFIG_CMD_SPI
90#define CONFIG_CMD_DATE
b5dc9b30
GL
91
92#define CONFIG_BOOTDELAY 3
93
7602ed50 94#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
0a0b606f
GL
95
96#define CONFIG_EXTRA_ENV_SETTINGS \
97 "netdev=eth0\0" \
98 "uboot_addr=0xa0000000\0" \
99 "uboot=mx31ads/u-boot.bin\0" \
100 "kernel=mx31ads/uImage\0" \
101 "nfsroot=/opt/eldk/arm\0" \
102 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
103 "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
104 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
105 "bootcmd=run bootcmd_net\0" \
106 "bootcmd_net=run bootargs_base bootargs_nfs; " \
107 "tftpboot ${loadaddr} ${kernel}; bootm\0" \
108 "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
109 "protect off ${uboot_addr} 0xa003ffff; " \
110 "erase ${uboot_addr} 0xa003ffff; " \
111 "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
112 "setenv filesize; saveenv\0"
b5dc9b30 113
b1c0eaac
BW
114#define CONFIG_NET_MULTI
115#define CONFIG_CS8900
116#define CONFIG_CS8900_BASE 0xb4020300
117#define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
d23ff682
GL
118
119/*
120 * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
121 * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
122 * controller inverted. The controller is capable of detecting and correcting
123 * this, but it needs 4 network packets for that. Which means, at startup, you
124 * will not receive answers to the first 4 packest, unless there have been some
125 * broadcasts on the network, or your board is on a hub. Reducing the ARP
126 * timeout from default 5 seconds to 200ms we speed up the initial TFTP
127 * transfer, should the user wish one, significantly.
128 */
129#define CONFIG_ARP_TIMEOUT 200UL
b5dc9b30
GL
130
131/*
132 * Miscellaneous configurable options
133 */
6d0f6bcf
JCPV
134#define CONFIG_SYS_LONGHELP /* undef to save memory */
135#define CONFIG_SYS_PROMPT "=> "
136#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
b5dc9b30 137/* Print Buffer Size */
6d0f6bcf
JCPV
138#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
139#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
140#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
b5dc9b30 141
6d0f6bcf
JCPV
142#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
143#define CONFIG_SYS_MEMTEST_END 0x10000
b5dc9b30 144
6d0f6bcf 145#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
b5dc9b30 146
6d0f6bcf 147#define CONFIG_SYS_HZ 1000
b5dc9b30
GL
148
149#define CONFIG_CMDLINE_EDITING 1
150
151/*-----------------------------------------------------------------------
152 * Stack sizes
153 *
154 * The stack sizes are set up in start.S using the settings below
155 */
156#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
157
158/*-----------------------------------------------------------------------
159 * Physical Memory Map
160 */
161#define CONFIG_NR_DRAM_BANKS 1
162#define PHYS_SDRAM_1 CSD0_BASE
163#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
164
165/*-----------------------------------------------------------------------
166 * FLASH and environment organization
167 */
6d0f6bcf
JCPV
168#define CONFIG_SYS_FLASH_BASE CS0_BASE
169#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
170#define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
171#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
172#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
b5dc9b30 173
5a1aceb0 174#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
175#define CONFIG_ENV_SECT_SIZE (32 * 1024)
176#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
d23ff682
GL
177
178/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
179#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
180#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
d23ff682 181
b5dc9b30
GL
182/* S29WS256N NOR flash has 4 32KiB small sectors at the beginning and at the end.
183 * The rest of 32MiB is in 128KiB big sectors. U-Boot occupies the low 4 sectors,
184 * if we put environment next to it, we will have to occupy 128KiB for it.
185 * Putting it at the top of flash we use only 32KiB. */
6d0f6bcf 186#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_ENV_SECT_SIZE)
b5dc9b30
GL
187
188/*-----------------------------------------------------------------------
189 * CFI FLASH driver setup
190 */
6d0f6bcf 191#define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
00b1883a 192#define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
d23ff682 193#define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
6d0f6bcf
JCPV
194#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
195#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
b5dc9b30
GL
196
197/*
198 * JFFS2 partitions
199 */
68d7d651 200#undef CONFIG_CMD_MTDPARTS
b5dc9b30
GL
201#define CONFIG_JFFS2_DEV "nor0"
202
203#endif /* __CONFIG_H */