]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx6qsabreauto.h
mx6qsabreauto: Pass the correct parallel NOR width
[people/ms/u-boot.git] / include / configs / mx6qsabreauto.h
CommitLineData
7dd6545d
FE
1/*
2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
3 *
903e779c 4 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
7dd6545d 5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
7dd6545d
FE
7 */
8
9#ifndef __MX6QSABREAUTO_CONFIG_H
10#define __MX6QSABREAUTO_CONFIG_H
7dd6545d
FE
11
12#define CONFIG_MACH_TYPE 3529
13#define CONFIG_MXC_UART_BASE UART4_BASE
12ca05a3 14#define CONSOLE_DEV "ttymxc3"
903e779c 15#define CONFIG_MMCROOT "/dev/mmcblk0p2"
7dd6545d 16
73448b1f 17/* USB Configs */
73448b1f
KW
18#define CONFIG_USB_EHCI
19#define CONFIG_USB_EHCI_MX6
73448b1f
KW
20#define CONFIG_USB_HOST_ETHER
21#define CONFIG_USB_ETHER_ASIX
d1a52860
TK
22#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
23#define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
73448b1f
KW
24#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
25#define CONFIG_MXC_USB_FLAGS 0
26
8fe280f3
YL
27#define CONFIG_PCA953X
28#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
29
c1747970 30#include "mx6sabre_common.h"
51535d9f 31
cdbdde3f
FE
32#undef CONFIG_SYS_NO_FLASH
33#define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR
34#define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024)
35#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
36#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
37#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
38#define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */
39#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/
40#define CONFIG_SYS_FLASH_EMPTY_INFO
565cfcf0 41#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
cdbdde3f 42
de7d02ae
SG
43#define CONFIG_SYS_FSL_USDHC_NUM 2
44#if defined(CONFIG_ENV_IS_IN_MMC)
45#define CONFIG_SYS_MMC_ENV_DEV 0
46#endif
47
19578165 48/* I2C Configs */
b089d039 49#define CONFIG_SYS_I2C
50#define CONFIG_SYS_I2C_MXC
03544c66
AA
51#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
52#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 53#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
19578165
RF
54#define CONFIG_SYS_I2C_SPEED 100000
55
83bb3215
YL
56/* NAND flash command */
57#define CONFIG_CMD_NAND
58#define CONFIG_CMD_NAND_TRIMFFS
59
60/* NAND stuff */
61#define CONFIG_NAND_MXS
62#define CONFIG_SYS_MAX_NAND_DEVICE 1
63#define CONFIG_SYS_NAND_BASE 0x40000000
64#define CONFIG_SYS_NAND_5_ADDR_CYCLE
65#define CONFIG_SYS_NAND_ONFI_DETECTION
66
67/* DMA stuff, needed for GPMI/MXS NAND support */
68#define CONFIG_APBH_DMA
69#define CONFIG_APBH_DMA_BURST
70#define CONFIG_APBH_DMA_BURST8
71
593243d3
YL
72/* PMIC */
73#define CONFIG_POWER
74#define CONFIG_POWER_I2C
75#define CONFIG_POWER_PFUZE100
76#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
77
7dd6545d 78#endif /* __MX6QSABREAUTO_CONFIG_H */