]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx6sxsabresd.h
Merge git://git.denx.de/u-boot-spi
[people/ms/u-boot.git] / include / configs / mx6sxsabresd.h
CommitLineData
14a16131
FE
1/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * Configuration settings for the Freescale i.MX6SX Sabresd board.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
14a16131
FE
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
14a16131
FE
12#include "mx6_common.h"
13
71abf19b 14#ifdef CONFIG_SPL
71abf19b
PF
15#include "imx6_spl.h"
16#endif
17
14a16131
FE
18/* Size of malloc() pool */
19#define CONFIG_SYS_MALLOC_LEN (3 * SZ_1M)
20
14a16131
FE
21#define CONFIG_MXC_UART
22#define CONFIG_MXC_UART_BASE UART1_BASE
23
3fe0b104
PF
24#ifdef CONFIG_IMX_BOOTAUX
25/* Set to QSPI2 B flash at default */
26#define CONFIG_SYS_AUXCORE_BOOTDATA 0x78000000
3fe0b104
PF
27
28#define UPDATE_M4_ENV \
29 "m4image=m4_qspi.bin\0" \
30 "loadm4image=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${m4image}\0" \
31 "update_m4_from_sd=" \
32 "if sf probe 1:0; then " \
33 "if run loadm4image; then " \
34 "setexpr fw_sz ${filesize} + 0xffff; " \
35 "setexpr fw_sz ${fw_sz} / 0x10000; " \
36 "setexpr fw_sz ${fw_sz} * 0x10000; " \
37 "sf erase 0x0 ${fw_sz}; " \
38 "sf write ${loadaddr} 0x0 ${filesize}; " \
39 "fi; " \
40 "fi\0" \
41 "m4boot=sf probe 1:0; bootaux "__stringify(CONFIG_SYS_AUXCORE_BOOTDATA)"\0"
42#else
43#define UPDATE_M4_ENV ""
44#endif
45
14a16131 46#define CONFIG_EXTRA_ENV_SETTINGS \
3fe0b104 47 UPDATE_M4_ENV \
14a16131
FE
48 "script=boot.scr\0" \
49 "image=zImage\0" \
50 "console=ttymxc0\0" \
51 "fdt_high=0xffffffff\0" \
52 "initrd_high=0xffffffff\0" \
53 "fdt_file=imx6sx-sdb.dtb\0" \
54 "fdt_addr=0x88000000\0" \
55 "boot_fdt=try\0" \
56 "ip_dyn=yes\0" \
85eb0952 57 "videomode=video=ctfb:x:800,y:480,depth:24,pclk:29850,le:89,ri:164,up:23,lo:10,hs:10,vs:10,sync:0,vmode:0\0" \
d0fbca2a 58 "mmcdev=2\0" \
14a16131 59 "mmcpart=1\0" \
f086812a 60 "finduuid=part uuid mmc 2:2 uuid\0" \
14a16131 61 "mmcargs=setenv bootargs console=${console},${baudrate} " \
f086812a 62 "root=PARTUUID=${uuid} rootwait rw\0" \
14a16131
FE
63 "loadbootscript=" \
64 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
65 "bootscript=echo Running bootscript from mmc ...; " \
66 "source\0" \
67 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
68 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
69 "mmcboot=echo Booting from mmc ...; " \
f086812a 70 "run finduuid; " \
14a16131
FE
71 "run mmcargs; " \
72 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
73 "if run loadfdt; then " \
74 "bootz ${loadaddr} - ${fdt_addr}; " \
75 "else " \
76 "if test ${boot_fdt} = try; then " \
77 "bootz; " \
78 "else " \
79 "echo WARN: Cannot load the DT; " \
80 "fi; " \
81 "fi; " \
82 "else " \
83 "bootz; " \
84 "fi;\0" \
85 "netargs=setenv bootargs console=${console},${baudrate} " \
86 "root=/dev/nfs " \
87 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
88 "netboot=echo Booting from net ...; " \
89 "run netargs; " \
90 "if test ${ip_dyn} = yes; then " \
91 "setenv get_cmd dhcp; " \
92 "else " \
93 "setenv get_cmd tftp; " \
94 "fi; " \
95 "${get_cmd} ${image}; " \
96 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
97 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
98 "bootz ${loadaddr} - ${fdt_addr}; " \
99 "else " \
100 "if test ${boot_fdt} = try; then " \
101 "bootz; " \
102 "else " \
103 "echo WARN: Cannot load the DT; " \
104 "fi; " \
105 "fi; " \
106 "else " \
107 "bootz; " \
108 "fi;\0"
109
110#define CONFIG_BOOTCOMMAND \
111 "mmc dev ${mmcdev};" \
112 "mmc dev ${mmcdev}; if mmc rescan; then " \
113 "if run loadbootscript; then " \
114 "run bootscript; " \
115 "else " \
116 "if run loadimage; then " \
117 "run mmcboot; " \
118 "else run netboot; " \
119 "fi; " \
120 "fi; " \
121 "else run netboot; fi"
122
123/* Miscellaneous configurable options */
14a16131
FE
124#define CONFIG_SYS_MEMTEST_START 0x80000000
125#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x10000)
126
14a16131
FE
127/* Physical Memory Map */
128#define CONFIG_NR_DRAM_BANKS 1
129#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
14a16131
FE
130
131#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
132#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
133#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
134
135#define CONFIG_SYS_INIT_SP_OFFSET \
136 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
137#define CONFIG_SYS_INIT_SP_ADDR \
138 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
139
140/* MMC Configuration */
152adee1 141#define CONFIG_SYS_FSL_ESDHC_ADDR USDHC4_BASE_ADDR
14a16131 142
fa8cf317 143/* I2C Configs */
fa8cf317
FE
144#define CONFIG_SYS_I2C
145#define CONFIG_SYS_I2C_MXC
03544c66
AA
146#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
147#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 148#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
fa8cf317
FE
149#define CONFIG_SYS_I2C_SPEED 100000
150
151/* PMIC */
152#define CONFIG_POWER
153#define CONFIG_POWER_I2C
154#define CONFIG_POWER_PFUZE100
155#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
156
d145878d 157/* Network */
d145878d
FE
158#define CONFIG_FEC_MXC
159#define CONFIG_MII
160
161#define IMX_FEC_BASE ENET_BASE_ADDR
162#define CONFIG_FEC_MXC_PHYADDR 0x1
163
164#define CONFIG_FEC_XCV_TYPE RGMII
165#define CONFIG_ETHPRIME "FEC"
166
d145878d
FE
167#define CONFIG_PHY_ATHEROS
168
a511a3e0 169#ifdef CONFIG_CMD_USB
a511a3e0 170#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
a511a3e0
PF
171#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
172#define CONFIG_MXC_USB_FLAGS 0
173#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
174#endif
175
c860eed1 176#ifdef CONFIG_CMD_PCI
c860eed1
FE
177#define CONFIG_PCI_SCAN_SHOW
178#define CONFIG_PCIE_IMX
fb6f86c4
FE
179#define CONFIG_PCIE_IMX_PERST_GPIO IMX_GPIO_NR(2, 0)
180#define CONFIG_PCIE_IMX_POWER_GPIO IMX_GPIO_NR(2, 1)
c860eed1
FE
181#endif
182
1368f993 183#define CONFIG_IMX_THERMAL
4b16fd22 184
fad7d735 185#ifdef CONFIG_FSL_QSPI
fad7d735 186#define CONFIG_SYS_FSL_QSPI_LE
adc0fabf 187#define CONFIG_SYS_FSL_QSPI_AHB
d87cbecc 188#ifdef CONFIG_MX6SX_SABRESD_REVA
fad7d735 189#define FSL_QSPI_FLASH_SIZE SZ_16M
d87cbecc
PF
190#else
191#define FSL_QSPI_FLASH_SIZE SZ_32M
192#endif
fad7d735
PF
193#define FSL_QSPI_FLASH_NUM 2
194#endif
195
85eb0952 196#ifndef CONFIG_SPL_BUILD
85eb0952 197#ifdef CONFIG_VIDEO
85eb0952
YL
198#define CONFIG_VIDEO_MXS
199#define CONFIG_VIDEO_LOGO
85eb0952
YL
200#define CONFIG_SPLASH_SCREEN
201#define CONFIG_SPLASH_SCREEN_ALIGN
85eb0952
YL
202#define CONFIG_BMP_16BPP
203#define CONFIG_VIDEO_BMP_RLE8
204#define CONFIG_VIDEO_BMP_LOGO
205#define MXS_LCDIF_BASE MX6SX_LCDIF1_BASE_ADDR
206#endif
207#endif
208
0da040bf 209#define CONFIG_ENV_OFFSET (8 * SZ_64K)
14a16131 210#define CONFIG_ENV_SIZE SZ_8K
14a16131 211
d0fbca2a
YL
212#define CONFIG_SYS_FSL_USDHC_NUM 3
213#if defined(CONFIG_ENV_IS_IN_MMC)
214#define CONFIG_SYS_MMC_ENV_DEV 2 /*USDHC4*/
215#endif
216
14a16131 217#endif /* __CONFIG_H */