]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/origen.h
mmc: support the sdhci instead of s5p_mmc for samsung-soc
[people/ms/u-boot.git] / include / configs / origen.h
CommitLineData
b9a1ef21
CK
1/*
2 * Copyright (C) 2011 Samsung Electronics
3 *
393cb361 4 * Configuration settings for the SAMSUNG ORIGEN (EXYNOS4210) board.
b9a1ef21
CK
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/* High Level Configuration Options */
29#define CONFIG_SAMSUNG 1 /* SAMSUNG core */
30#define CONFIG_S5P 1 /* S5P Family */
393cb361 31#define CONFIG_EXYNOS4210 1 /* which is a EXYNOS4210 SoC */
b9a1ef21
CK
32#define CONFIG_ORIGEN 1 /* working with ORIGEN*/
33
34#include <asm/arch/cpu.h> /* get chip and board defs */
35
36#define CONFIG_ARCH_CPU_INIT
37#define CONFIG_DISPLAY_CPUINFO
38#define CONFIG_DISPLAY_BOARDINFO
39
40/* Keep L2 Cache Disabled */
41#define CONFIG_L2_OFF 1
42#define CONFIG_SYS_DCACHE_OFF 1
43
44#define CONFIG_SYS_SDRAM_BASE 0x40000000
45#define CONFIG_SYS_TEXT_BASE 0x43E00000
46
47/* input clock of PLL: ORIGEN has 24MHz input clock */
48#define CONFIG_SYS_CLK_FREQ 24000000
49
50#define CONFIG_SETUP_MEMORY_TAGS
51#define CONFIG_CMDLINE_TAG
52#define CONFIG_INITRD_TAG
53#define CONFIG_CMDLINE_EDITING
54
b9a1ef21
CK
55#define CONFIG_MACH_TYPE MACH_TYPE_ORIGEN
56
57/* Power Down Modes */
58#define S5P_CHECK_SLEEP 0x00000BAD
59#define S5P_CHECK_DIDLE 0xBAD00000
60#define S5P_CHECK_LPA 0xABAD0000
61
62/* Size of malloc() pool */
63#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (1 << 20))
64
65/* select serial console configuration */
66#define CONFIG_SERIAL_MULTI 1
67#define CONFIG_SERIAL2 1 /* use SERIAL 2 */
68#define CONFIG_BAUDRATE 115200
393cb361 69#define EXYNOS4_DEFAULT_UART_OFFSET 0x020000
b9a1ef21
CK
70
71/* SD/MMC configuration */
72#define CONFIG_GENERIC_MMC 1
73#define CONFIG_MMC 1
74#define CONFIG_S5P_MMC 1
75
76/* PWM */
77#define CONFIG_PWM 1
78
79/* allow to overwrite serial and ethaddr */
80#define CONFIG_ENV_OVERWRITE
81
82/* Command definition*/
83#include <config_cmd_default.h>
84
85#define CONFIG_CMD_PING
86#define CONFIG_CMD_ELF
87#define CONFIG_CMD_DHCP
88#define CONFIG_CMD_MMC
89#define CONFIG_CMD_FAT
90#undef CONFIG_CMD_NET
91#undef CONFIG_CMD_NFS
92
93#define CONFIG_BOOTDELAY 3
94#define CONFIG_ZERO_BOOTDELAY_CHECK
98a48c5d
CK
95/* MMC SPL */
96#define CONFIG_SPL
97#define COPY_BL2_FNPTR_ADDR 0x02020030
b9a1ef21
CK
98
99#define CONFIG_BOOTCOMMAND "fatload mmc 0 40007000 uImage; bootm 40007000"
100
101/* Miscellaneous configurable options */
102#define CONFIG_SYS_LONGHELP /* undef to save memory */
103#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
104#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
105#define CONFIG_SYS_PROMPT "ORIGEN # "
106#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size*/
107#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
108#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
109#define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0"
110/* Boot Argument Buffer Size */
111#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
112/* memtest works on */
113#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
114#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x6000000)
115#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
116
117#define CONFIG_SYS_HZ 1000
118
119/* valid baudrates */
120#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
121
122/* Stack sizes */
123#define CONFIG_STACKSIZE (256 << 10) /* 256KB */
124
125/* ORIGEN has 4 bank of DRAM */
126#define CONFIG_NR_DRAM_BANKS 4
127#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
128#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
129#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
130#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
131#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
132#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
133#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
134#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
135#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
136
137/* FLASH and environment organization */
138#define CONFIG_SYS_NO_FLASH 1
139#undef CONFIG_CMD_IMLS
140#define CONFIG_IDENT_STRING " for ORIGEN"
141
142#ifdef CONFIG_USE_IRQ
143#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
144#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
145#endif
146
147#define CONFIG_CLK_1000_400_200
148
149/* MIU (Memory Interleaving Unit) */
150#define CONFIG_MIU_2BIT_21_7_INTERLEAVED
151
152#define CONFIG_ENV_IS_IN_MMC 1
153#define CONFIG_SYS_MMC_ENV_DEV 0
154#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
155#define RESERVE_BLOCK_SIZE (512)
156#define BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
157#define CONFIG_ENV_OFFSET (RESERVE_BLOCK_SIZE + BL1_SIZE)
158#define CONFIG_DOS_PARTITION 1
159
160#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - GENERATED_GBL_DATA_SIZE)
98a48c5d
CK
161
162/* U-boot copy size from boot Media to DRAM.*/
163#define COPY_BL2_SIZE 0x80000
164#define BL2_START_OFFSET ((CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)/512)
165#define BL2_SIZE_BLOC_COUNT (COPY_BL2_SIZE/512)
099e884a
AA
166
167/* Enable devicetree support */
168#define CONFIG_OF_LIBFDT
b9a1ef21 169#endif /* __CONFIG_H */