]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/p1_p2_rdb_pc.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / p1_p2_rdb_pc.h
CommitLineData
14aa71e6
LY
1/*
2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
14aa71e6
LY
5 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
fedae6eb 13#if defined(CONFIG_TARGET_P1020MBG)
e2c91b95 14#define CONFIG_BOARDNAME "P1020MBG-PC"
14aa71e6
LY
15#define CONFIG_VSC7385_ENET
16#define CONFIG_SLIC
17#define __SW_BOOT_MASK 0x03
18#define __SW_BOOT_NOR 0xe4
19#define __SW_BOOT_SD 0x54
13d1143f 20#define CONFIG_SYS_L2_SIZE (256 << 10)
14aa71e6
LY
21#endif
22
e9bc8a8f 23#if defined(CONFIG_TARGET_P1020UTM)
e2c91b95 24#define CONFIG_BOARDNAME "P1020UTM-PC"
14aa71e6
LY
25#define __SW_BOOT_MASK 0x03
26#define __SW_BOOT_NOR 0xe0
27#define __SW_BOOT_SD 0x50
13d1143f 28#define CONFIG_SYS_L2_SIZE (256 << 10)
14aa71e6
LY
29#endif
30
aa14620c 31#if defined(CONFIG_TARGET_P1020RDB_PC)
e2c91b95 32#define CONFIG_BOARDNAME "P1020RDB-PC"
14aa71e6 33#define CONFIG_NAND_FSL_ELBC
14aa71e6
LY
34#define CONFIG_VSC7385_ENET
35#define CONFIG_SLIC
36#define __SW_BOOT_MASK 0x03
37#define __SW_BOOT_NOR 0x5c
38#define __SW_BOOT_SPI 0x1c
39#define __SW_BOOT_SD 0x9c
40#define __SW_BOOT_NAND 0xec
41#define __SW_BOOT_PCIE 0x6c
13d1143f 42#define CONFIG_SYS_L2_SIZE (256 << 10)
14aa71e6
LY
43#endif
44
45fdb627
HZ
45/*
46 * P1020RDB-PD board has user selectable switches for evaluating different
47 * frequency and boot options for the P1020 device. The table that
48 * follow describe the available options. The front six binary number was in
49 * accordance with SW3[1:6].
50 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
51 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
52 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
53 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
54 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
55 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
56 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
57 */
f404b66c 58#if defined(CONFIG_TARGET_P1020RDB_PD)
45fdb627
HZ
59#define CONFIG_BOARDNAME "P1020RDB-PD"
60#define CONFIG_NAND_FSL_ELBC
45fdb627
HZ
61#define CONFIG_VSC7385_ENET
62#define CONFIG_SLIC
63#define __SW_BOOT_MASK 0x03
64#define __SW_BOOT_NOR 0x64
65#define __SW_BOOT_SPI 0x34
66#define __SW_BOOT_SD 0x24
67#define __SW_BOOT_NAND 0x44
68#define __SW_BOOT_PCIE 0x74
69#define CONFIG_SYS_L2_SIZE (256 << 10)
94b383e7
YL
70/*
71 * Dynamic MTD Partition support with mtdparts
72 */
73#define CONFIG_MTD_DEVICE
74#define CONFIG_MTD_PARTITIONS
75#define CONFIG_CMD_MTDPARTS
76#define CONFIG_FLASH_CFI_MTD
77#define MTDIDS_DEFAULT "nor0=ec000000.nor"
78#define MTDPARTS_DEFAULT "mtdparts=ec000000.nor:128k(dtb),6016k(kernel)," \
79 "57088k(fs),1m(vsc7385-firmware),1280k(u-boot)"
45fdb627
HZ
80#endif
81
da439db3 82#if defined(CONFIG_TARGET_P1021RDB)
e2c91b95 83#define CONFIG_BOARDNAME "P1021RDB-PC"
14aa71e6 84#define CONFIG_NAND_FSL_ELBC
14aa71e6 85#define CONFIG_QE
14aa71e6
LY
86#define CONFIG_VSC7385_ENET
87#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
88 addresses in the LBC */
89#define __SW_BOOT_MASK 0x03
90#define __SW_BOOT_NOR 0x5c
91#define __SW_BOOT_SPI 0x1c
92#define __SW_BOOT_SD 0x9c
93#define __SW_BOOT_NAND 0xec
94#define __SW_BOOT_PCIE 0x6c
13d1143f 95#define CONFIG_SYS_L2_SIZE (256 << 10)
94b383e7
YL
96/*
97 * Dynamic MTD Partition support with mtdparts
98 */
99#define CONFIG_MTD_DEVICE
100#define CONFIG_MTD_PARTITIONS
101#define CONFIG_CMD_MTDPARTS
102#define CONFIG_FLASH_CFI_MTD
103#ifdef CONFIG_PHYS_64BIT
104#define MTDIDS_DEFAULT "nor0=fef000000.nor"
105#define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
106 "256k(dtb),4608k(kernel),9728k(fs)," \
107 "256k(qe-ucode-firmware),1280k(u-boot)"
108#else
109#define MTDIDS_DEFAULT "nor0=ef000000.nor"
110#define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
111 "256k(dtb),4608k(kernel),9728k(fs)," \
112 "256k(qe-ucode-firmware),1280k(u-boot)"
113#endif
14aa71e6
LY
114#endif
115
4eedabfe 116#if defined(CONFIG_TARGET_P1024RDB)
14aa71e6
LY
117#define CONFIG_BOARDNAME "P1024RDB"
118#define CONFIG_NAND_FSL_ELBC
14aa71e6 119#define CONFIG_SLIC
14aa71e6
LY
120#define __SW_BOOT_MASK 0xf3
121#define __SW_BOOT_NOR 0x00
122#define __SW_BOOT_SPI 0x08
123#define __SW_BOOT_SD 0x04
124#define __SW_BOOT_NAND 0x0c
13d1143f 125#define CONFIG_SYS_L2_SIZE (256 << 10)
14aa71e6
LY
126#endif
127
b0c98b4b 128#if defined(CONFIG_TARGET_P1025RDB)
14aa71e6
LY
129#define CONFIG_BOARDNAME "P1025RDB"
130#define CONFIG_NAND_FSL_ELBC
14aa71e6
LY
131#define CONFIG_QE
132#define CONFIG_SLIC
14aa71e6
LY
133
134#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
135 addresses in the LBC */
136#define __SW_BOOT_MASK 0xf3
137#define __SW_BOOT_NOR 0x00
138#define __SW_BOOT_SPI 0x08
139#define __SW_BOOT_SD 0x04
140#define __SW_BOOT_NAND 0x0c
13d1143f 141#define CONFIG_SYS_L2_SIZE (256 << 10)
14aa71e6
LY
142#endif
143
8435aa77
YS
144#if defined(CONFIG_TARGET_P2020RDB)
145#define CONFIG_BOARDNAME "P2020RDB-PC"
14aa71e6 146#define CONFIG_NAND_FSL_ELBC
14aa71e6
LY
147#define CONFIG_VSC7385_ENET
148#define __SW_BOOT_MASK 0x03
149#define __SW_BOOT_NOR 0xc8
150#define __SW_BOOT_SPI 0x28
151#define __SW_BOOT_SD 0x68 /* or 0x18 */
152#define __SW_BOOT_NAND 0xe8
153#define __SW_BOOT_PCIE 0xa8
13d1143f 154#define CONFIG_SYS_L2_SIZE (512 << 10)
94b383e7
YL
155/*
156 * Dynamic MTD Partition support with mtdparts
157 */
158#define CONFIG_MTD_DEVICE
159#define CONFIG_MTD_PARTITIONS
160#define CONFIG_CMD_MTDPARTS
161#define CONFIG_FLASH_CFI_MTD
162#ifdef CONFIG_PHYS_64BIT
163#define MTDIDS_DEFAULT "nor0=fef000000.nor"
164#define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
165 "256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
166#else
167#define MTDIDS_DEFAULT "nor0=ef000000.nor"
168#define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
169 "256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
170#endif
13d1143f
SW
171#endif
172
14aa71e6 173#ifdef CONFIG_SDCARD
3e6e6983
YZ
174#define CONFIG_SPL_MMC_MINIMAL
175#define CONFIG_SPL_FLUSH_IMAGE
176#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
3e6e6983
YZ
177#define CONFIG_SYS_TEXT_BASE 0x11001000
178#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
179#define CONFIG_SPL_PAD_TO 0x20000
180#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 181#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
3e6e6983
YZ
182#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
183#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
ee4d6511 184#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
3e6e6983
YZ
185#define CONFIG_SYS_MPC85XX_NO_RESETVEC
186#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
187#define CONFIG_SPL_MMC_BOOT
188#ifdef CONFIG_SPL_BUILD
189#define CONFIG_SPL_COMMON_INIT_DDR
190#endif
14aa71e6
LY
191#endif
192
193#ifdef CONFIG_SPIFLASH
d34e5624
YZ
194#define CONFIG_SPL_SPI_FLASH_MINIMAL
195#define CONFIG_SPL_FLUSH_IMAGE
196#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
d34e5624
YZ
197#define CONFIG_SYS_TEXT_BASE 0x11001000
198#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
199#define CONFIG_SPL_PAD_TO 0x20000
200#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 201#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
d34e5624
YZ
202#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
203#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
ee4d6511 204#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
d34e5624
YZ
205#define CONFIG_SYS_MPC85XX_NO_RESETVEC
206#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
207#define CONFIG_SPL_SPI_BOOT
208#ifdef CONFIG_SPL_BUILD
209#define CONFIG_SPL_COMMON_INIT_DDR
210#endif
14aa71e6
LY
211#endif
212
a796e72c 213#ifdef CONFIG_NAND
62c6ef33
YZ
214#ifdef CONFIG_TPL_BUILD
215#define CONFIG_SPL_NAND_BOOT
216#define CONFIG_SPL_FLUSH_IMAGE
62c6ef33 217#define CONFIG_SPL_NAND_INIT
62c6ef33
YZ
218#define CONFIG_SPL_COMMON_INIT_DDR
219#define CONFIG_SPL_MAX_SIZE (128 << 10)
220#define CONFIG_SPL_TEXT_BASE 0xf8f81000
221#define CONFIG_SYS_MPC85XX_NO_RESETVEC
e222b1f3 222#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
62c6ef33
YZ
223#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
224#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
225#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
226#elif defined(CONFIG_SPL_BUILD)
a796e72c 227#define CONFIG_SPL_INIT_MINIMAL
a796e72c
SW
228#define CONFIG_SPL_FLUSH_IMAGE
229#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
62c6ef33 230#define CONFIG_SPL_TEXT_BASE 0xff800000
6113d3f2 231#define CONFIG_SPL_MAX_SIZE 4096
62c6ef33
YZ
232#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
233#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
234#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
235#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
236#endif /* not CONFIG_TPL_BUILD */
237
238#define CONFIG_SPL_PAD_TO 0x20000
239#define CONFIG_TPL_PAD_TO 0x20000
240#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
241#define CONFIG_SYS_TEXT_BASE 0x11001000
242#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
14aa71e6
LY
243#endif
244
245#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 246#define CONFIG_SYS_TEXT_BASE 0xeff40000
14aa71e6
LY
247#endif
248
249#ifndef CONFIG_RESET_VECTOR_ADDRESS
250#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
251#endif
252
253#ifndef CONFIG_SYS_MONITOR_BASE
a796e72c
SW
254#ifdef CONFIG_SPL_BUILD
255#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
256#else
14aa71e6
LY
257#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
258#endif
a796e72c 259#endif
14aa71e6 260
14aa71e6
LY
261#define CONFIG_MP
262
263#define CONFIG_FSL_ELBC
b38eaec5
RD
264#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
265#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
14aa71e6 266#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
842033e6 267#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
14aa71e6
LY
268#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
269#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
270
14aa71e6
LY
271#define CONFIG_TSEC_ENET /* tsec ethernet support */
272#define CONFIG_ENV_OVERWRITE
273
274#define CONFIG_CMD_SATA
befb7d9f 275#define CONFIG_SATA_SIL
14aa71e6
LY
276#define CONFIG_SYS_SATA_MAX_DEVICE 2
277#define CONFIG_LIBATA
278#define CONFIG_LBA48
279
8435aa77 280#if defined(CONFIG_TARGET_P2020RDB)
14aa71e6
LY
281#define CONFIG_SYS_CLK_FREQ 100000000
282#else
283#define CONFIG_SYS_CLK_FREQ 66666666
284#endif
285#define CONFIG_DDR_CLK_FREQ 66666666
286
287#define CONFIG_HWCONFIG
288/*
289 * These can be toggled for performance analysis, otherwise use default.
290 */
291#define CONFIG_L2_CACHE
292#define CONFIG_BTB
293
14aa71e6 294#define CONFIG_ENABLE_36BIT_PHYS
14aa71e6
LY
295
296#ifdef CONFIG_PHYS_64BIT
297#define CONFIG_ADDR_MAP 1
298#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
299#endif
300
301#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
302#define CONFIG_SYS_MEMTEST_END 0x1fffffff
303#define CONFIG_PANIC_HANG /* do not reset board on panic */
304
305#define CONFIG_SYS_CCSRBAR 0xffe00000
306#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
307
308/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
309 SPL code*/
a796e72c 310#ifdef CONFIG_SPL_BUILD
14aa71e6
LY
311#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
312#endif
313
314/* DDR Setup */
1ba62f10 315#define CONFIG_SYS_DDR_RAW_TIMING
14aa71e6
LY
316#define CONFIG_DDR_SPD
317#define CONFIG_SYS_SPD_BUS_NUM 1
318#define SPD_EEPROM_ADDRESS 0x52
6f5e1dc5 319#undef CONFIG_FSL_DDR_INTERACTIVE
14aa71e6 320
f404b66c 321#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
14aa71e6
LY
322#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
323#define CONFIG_CHIP_SELECTS_PER_CTRL 2
324#else
325#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
326#define CONFIG_CHIP_SELECTS_PER_CTRL 1
327#endif
328#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
329#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
330#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
331
14aa71e6
LY
332#define CONFIG_DIMM_SLOTS_PER_CTLR 1
333
334/* Default settings for DDR3 */
8435aa77 335#ifndef CONFIG_TARGET_P2020RDB
14aa71e6
LY
336#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
337#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
338#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
339#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
340#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
341#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
342
343#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
344#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
345#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
346#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
347
348#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
349#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
350#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
351#define CONFIG_SYS_DDR_RCW_1 0x00000000
352#define CONFIG_SYS_DDR_RCW_2 0x00000000
353#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
354#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
355#define CONFIG_SYS_DDR_TIMING_4 0x00220001
356#define CONFIG_SYS_DDR_TIMING_5 0x03402400
357
358#define CONFIG_SYS_DDR_TIMING_3 0x00020000
359#define CONFIG_SYS_DDR_TIMING_0 0x00330004
360#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
361#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
362#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
363#define CONFIG_SYS_DDR_MODE_1 0x40461520
364#define CONFIG_SYS_DDR_MODE_2 0x8000c000
365#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
366#endif
367
368#undef CONFIG_CLOCKS_IN_MHZ
369
370/*
371 * Memory map
372 *
d674bccf 373 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
14aa71e6 374 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
d674bccf 375 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
13d1143f
SW
376 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
377 * (early boot only)
d674bccf
SW
378 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
379 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
380 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
381 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
14aa71e6 382 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
d674bccf 383 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
d674bccf 384 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
14aa71e6
LY
385 */
386
14aa71e6
LY
387/*
388 * Local Bus Definitions
389 */
f404b66c 390#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
14aa71e6
LY
391#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
392#define CONFIG_SYS_FLASH_BASE 0xec000000
e9bc8a8f 393#elif defined(CONFIG_TARGET_P1020UTM)
14aa71e6
LY
394#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
395#define CONFIG_SYS_FLASH_BASE 0xee000000
396#else
397#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
398#define CONFIG_SYS_FLASH_BASE 0xef000000
399#endif
400
14aa71e6
LY
401#ifdef CONFIG_PHYS_64BIT
402#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
403#else
404#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
405#endif
406
7ee41107 407#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
14aa71e6
LY
408 | BR_PS_16 | BR_V)
409
410#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
411
412#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
413#define CONFIG_SYS_FLASH_QUIET_TEST
414#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
415
416#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
417
418#undef CONFIG_SYS_FLASH_CHECKSUM
419#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
420#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
421
422#define CONFIG_FLASH_CFI_DRIVER
423#define CONFIG_SYS_FLASH_CFI
424#define CONFIG_SYS_FLASH_EMPTY_INFO
425#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
426
427/* Nand Flash */
428#ifdef CONFIG_NAND_FSL_ELBC
429#define CONFIG_SYS_NAND_BASE 0xff800000
430#ifdef CONFIG_PHYS_64BIT
431#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
432#else
433#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
434#endif
435
436#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
437#define CONFIG_SYS_MAX_NAND_DEVICE 1
14aa71e6 438#define CONFIG_CMD_NAND
f404b66c 439#if defined(CONFIG_TARGET_P1020RDB_PD)
45fdb627
HZ
440#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
441#else
14aa71e6 442#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
45fdb627 443#endif
14aa71e6 444
7ee41107 445#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
14aa71e6
LY
446 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
447 | BR_PS_8 /* Port Size = 8 bit */ \
448 | BR_MS_FCM /* MSEL = FCM */ \
449 | BR_V) /* valid */
f404b66c 450#if defined(CONFIG_TARGET_P1020RDB_PD)
45fdb627
HZ
451#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
452 | OR_FCM_PGS /* Large Page*/ \
453 | OR_FCM_CSCT \
454 | OR_FCM_CST \
455 | OR_FCM_CHT \
456 | OR_FCM_SCY_1 \
457 | OR_FCM_TRLX \
458 | OR_FCM_EHTR)
459#else
14aa71e6
LY
460#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
461 | OR_FCM_CSCT \
462 | OR_FCM_CST \
463 | OR_FCM_CHT \
464 | OR_FCM_SCY_1 \
465 | OR_FCM_TRLX \
466 | OR_FCM_EHTR)
45fdb627 467#endif
14aa71e6
LY
468#endif /* CONFIG_NAND_FSL_ELBC */
469
470#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
471
472#define CONFIG_SYS_INIT_RAM_LOCK
473#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
474#ifdef CONFIG_PHYS_64BIT
475#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
476#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
477/* The assembler doesn't like typecast */
478#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
479 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
480 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
481#else
482/* Initial L1 address */
483#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
484#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
485#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
486#endif
487/* Size of used area in RAM */
488#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
489
490#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
491 GENERATED_GBL_DATA_SIZE)
492#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
493
9307cbab 494#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
14aa71e6
LY
495#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
496
497#define CONFIG_SYS_CPLD_BASE 0xffa00000
498#ifdef CONFIG_PHYS_64BIT
499#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
500#else
501#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
502#endif
503/* CPLD config size: 1Mb */
504#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
505 BR_PS_8 | BR_V)
506#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
507
508#define CONFIG_SYS_PMC_BASE 0xff980000
509#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
510#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
511 BR_PS_8 | BR_V)
512#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
513 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
514 OR_GPCM_EAD)
515
a796e72c 516#ifdef CONFIG_NAND
14aa71e6
LY
517#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
518#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
519#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
520#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
521#else
522#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
523#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
524#ifdef CONFIG_NAND_FSL_ELBC
525#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
526#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
527#endif
528#endif
529#define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
530#define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
531
14aa71e6
LY
532/* Vsc7385 switch */
533#ifdef CONFIG_VSC7385_ENET
534#define CONFIG_SYS_VSC7385_BASE 0xffb00000
535
536#ifdef CONFIG_PHYS_64BIT
537#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
538#else
539#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
540#endif
541
542#define CONFIG_SYS_VSC7385_BR_PRELIM \
543 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
544#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
545 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
546 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
547
548#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
549#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
550
551/* The size of the VSC7385 firmware image */
552#define CONFIG_VSC7385_IMAGE_SIZE 8192
553#endif
554
3e6e6983
YZ
555/*
556 * Config the L2 Cache as L2 SRAM
557*/
558#if defined(CONFIG_SPL_BUILD)
d34e5624 559#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
3e6e6983
YZ
560#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
561#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
562#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
563#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
3e6e6983 564#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5a89fa92
YZ
565#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
566#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
567#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
8435aa77 568#if defined(CONFIG_TARGET_P2020RDB)
5a89fa92
YZ
569#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
570#else
571#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
572#endif
62c6ef33
YZ
573#elif defined(CONFIG_NAND)
574#ifdef CONFIG_TPL_BUILD
575#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
576#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
577#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
578#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
579#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
580#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
581#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
582#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
583#else
584#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
585#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
586#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
587#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
588#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
589#endif /* CONFIG_TPL_BUILD */
3e6e6983
YZ
590#endif
591#endif
592
14aa71e6
LY
593/* Serial Port - controlled on board with jumper J8
594 * open - index 2
595 * shorted - index 1
596 */
597#define CONFIG_CONS_INDEX 1
598#undef CONFIG_SERIAL_SOFTWARE_FIFO
14aa71e6
LY
599#define CONFIG_SYS_NS16550_SERIAL
600#define CONFIG_SYS_NS16550_REG_SIZE 1
601#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
3e6e6983 602#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
14aa71e6
LY
603#define CONFIG_NS16550_MIN_FUNCTIONS
604#endif
605
606#define CONFIG_SYS_BAUDRATE_TABLE \
607 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
608
609#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
610#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
611
14aa71e6 612/* I2C */
00f792e0
HS
613#define CONFIG_SYS_I2C
614#define CONFIG_SYS_I2C_FSL
615#define CONFIG_SYS_FSL_I2C_SPEED 400000
616#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
617#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
618#define CONFIG_SYS_FSL_I2C2_SPEED 400000
619#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
620#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
621#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
14aa71e6 622#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
14aa71e6
LY
623#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
624
625/*
626 * I2C2 EEPROM
627 */
628#undef CONFIG_ID_EEPROM
629
630#define CONFIG_RTC_PT7C4338
631#define CONFIG_SYS_I2C_RTC_ADDR 0x68
632#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
633
634/* enable read and write access to EEPROM */
635#define CONFIG_CMD_EEPROM
14aa71e6
LY
636#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
637#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
638#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
639
640/*
641 * eSPI - Enhanced SPI
642 */
643#define CONFIG_HARD_SPI
14aa71e6
LY
644
645#if defined(CONFIG_SPI_FLASH)
14aa71e6
LY
646#define CONFIG_SF_DEFAULT_SPEED 10000000
647#define CONFIG_SF_DEFAULT_MODE 0
648#endif
649
650#if defined(CONFIG_PCI)
651/*
652 * General PCI
653 * Memory space is mapped 1-1, but I/O space must start from 0.
654 */
655
656/* controller 2, direct to uli, tgtid 2, Base address 9000 */
657#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
658#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
659#ifdef CONFIG_PHYS_64BIT
660#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
661#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
662#else
663#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
664#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
665#endif
666#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
667#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
668#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
669#ifdef CONFIG_PHYS_64BIT
670#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
671#else
672#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
673#endif
674#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
675
676/* controller 1, Slot 2, tgtid 1, Base address a000 */
677#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
678#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
679#ifdef CONFIG_PHYS_64BIT
680#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
681#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
682#else
683#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
684#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
685#endif
686#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
687#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
688#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
689#ifdef CONFIG_PHYS_64BIT
690#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
691#else
692#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
693#endif
694#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
695
14aa71e6 696#define CONFIG_CMD_PCI
14aa71e6
LY
697
698#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
699#define CONFIG_DOS_PARTITION
700#endif /* CONFIG_PCI */
701
702#if defined(CONFIG_TSEC_ENET)
14aa71e6
LY
703#define CONFIG_MII /* MII PHY management */
704#define CONFIG_TSEC1
705#define CONFIG_TSEC1_NAME "eTSEC1"
706#define CONFIG_TSEC2
707#define CONFIG_TSEC2_NAME "eTSEC2"
708#define CONFIG_TSEC3
709#define CONFIG_TSEC3_NAME "eTSEC3"
710
711#define TSEC1_PHY_ADDR 2
712#define TSEC2_PHY_ADDR 0
713#define TSEC3_PHY_ADDR 1
714
715#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
716#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
717#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
718
719#define TSEC1_PHYIDX 0
720#define TSEC2_PHYIDX 0
721#define TSEC3_PHYIDX 0
722
723#define CONFIG_ETHPRIME "eTSEC1"
724
725#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
726
727#define CONFIG_HAS_ETH0
728#define CONFIG_HAS_ETH1
729#define CONFIG_HAS_ETH2
730#endif /* CONFIG_TSEC_ENET */
731
732#ifdef CONFIG_QE
733/* QE microcode/firmware address */
f2717b47 734#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 735#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
f2717b47 736#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
14aa71e6
LY
737#endif /* CONFIG_QE */
738
b0c98b4b 739#ifdef CONFIG_TARGET_P1025RDB
14aa71e6
LY
740/*
741 * QE UEC ethernet configuration
742 */
743#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
744
745#undef CONFIG_UEC_ETH
746#define CONFIG_PHY_MODE_NEED_CHANGE
747
748#define CONFIG_UEC_ETH1 /* ETH1 */
749#define CONFIG_HAS_ETH0
750
751#ifdef CONFIG_UEC_ETH1
752#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
753#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
754#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
755#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
756#define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
757#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
758#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
759#endif /* CONFIG_UEC_ETH1 */
760
761#define CONFIG_UEC_ETH5 /* ETH5 */
762#define CONFIG_HAS_ETH1
763
764#ifdef CONFIG_UEC_ETH5
765#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
766#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
767#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
768#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
769#define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
770#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
771#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
772#endif /* CONFIG_UEC_ETH5 */
b0c98b4b 773#endif /* CONFIG_TARGET_P1025RDB */
14aa71e6
LY
774
775/*
776 * Environment
777 */
d34e5624 778#ifdef CONFIG_SPIFLASH
14aa71e6
LY
779#define CONFIG_ENV_IS_IN_SPI_FLASH
780#define CONFIG_ENV_SPI_BUS 0
781#define CONFIG_ENV_SPI_CS 0
782#define CONFIG_ENV_SPI_MAX_HZ 10000000
783#define CONFIG_ENV_SPI_MODE 0
784#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
785#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
786#define CONFIG_ENV_SECT_SIZE 0x10000
3e6e6983 787#elif defined(CONFIG_SDCARD)
14aa71e6 788#define CONFIG_ENV_IS_IN_MMC
4394d0c2 789#define CONFIG_FSL_FIXED_MMC_LOCATION
14aa71e6
LY
790#define CONFIG_ENV_SIZE 0x2000
791#define CONFIG_SYS_MMC_ENV_DEV 0
a796e72c 792#elif defined(CONFIG_NAND)
62c6ef33
YZ
793#ifdef CONFIG_TPL_BUILD
794#define CONFIG_ENV_SIZE 0x2000
795#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
796#else
14aa71e6 797#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
62c6ef33
YZ
798#endif
799#define CONFIG_ENV_IS_IN_NAND
800#define CONFIG_ENV_OFFSET (1024 * 1024)
14aa71e6 801#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
a796e72c 802#elif defined(CONFIG_SYS_RAMBOOT)
14aa71e6
LY
803#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
804#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
805#define CONFIG_ENV_SIZE 0x2000
14aa71e6
LY
806#else
807#define CONFIG_ENV_IS_IN_FLASH
14aa71e6 808#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
14aa71e6
LY
809#define CONFIG_ENV_SIZE 0x2000
810#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
811#endif
812
813#define CONFIG_LOADS_ECHO /* echo on for serial download */
814#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
815
816/*
817 * Command line configuration.
818 */
14aa71e6 819#define CONFIG_CMD_IRQ
14aa71e6 820#define CONFIG_CMD_DATE
14aa71e6
LY
821#define CONFIG_CMD_REGINFO
822
823/*
824 * USB
825 */
826#define CONFIG_HAS_FSL_DR_USB
827
828#if defined(CONFIG_HAS_FSL_DR_USB)
829#define CONFIG_USB_EHCI
830
831#ifdef CONFIG_USB_EHCI
14aa71e6
LY
832#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
833#define CONFIG_USB_EHCI_FSL
14aa71e6
LY
834#endif
835#endif
836
f404b66c 837#if defined(CONFIG_TARGET_P1020RDB_PD)
80ba6a6f 838#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
839#endif
840
14aa71e6
LY
841#ifdef CONFIG_MMC
842#define CONFIG_FSL_ESDHC
843#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
14aa71e6
LY
844#define CONFIG_GENERIC_MMC
845#endif
846
847#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
848 || defined(CONFIG_FSL_SATA)
14aa71e6
LY
849#define CONFIG_DOS_PARTITION
850#endif
851
852#undef CONFIG_WATCHDOG /* watchdog disabled */
853
854/*
855 * Miscellaneous configurable options
856 */
857#define CONFIG_SYS_LONGHELP /* undef to save memory */
858#define CONFIG_CMDLINE_EDITING /* Command-line editing */
859#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
14aa71e6
LY
860#if defined(CONFIG_CMD_KGDB)
861#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
862#else
863#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
864#endif
865#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
866 /* Print Buffer Size */
867#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
868#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
14aa71e6
LY
869
870/*
871 * For booting Linux, the board info and command line data
872 * have to be in the first 64 MB of memory, since this is
873 * the maximum mapped by the Linux kernel during initialization.
874 */
875#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
876#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
877
878#if defined(CONFIG_CMD_KGDB)
879#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
14aa71e6
LY
880#endif
881
882/*
883 * Environment Configuration
884 */
885#define CONFIG_HOSTNAME unknown
8b3637c6 886#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 887#define CONFIG_BOOTFILE "uImage"
14aa71e6
LY
888#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
889
890/* default location for tftp and bootm */
891#define CONFIG_LOADADDR 1000000
892
14aa71e6
LY
893#define CONFIG_BOOTARGS /* the boot command will set bootargs */
894
895#define CONFIG_BAUDRATE 115200
896
897#ifdef __SW_BOOT_NOR
898#define __NOR_RST_CMD \
899norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
900i2c mw 18 3 __SW_BOOT_MASK 1; reset
901#endif
902#ifdef __SW_BOOT_SPI
903#define __SPI_RST_CMD \
904spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
905i2c mw 18 3 __SW_BOOT_MASK 1; reset
906#endif
907#ifdef __SW_BOOT_SD
908#define __SD_RST_CMD \
909sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
910i2c mw 18 3 __SW_BOOT_MASK 1; reset
911#endif
912#ifdef __SW_BOOT_NAND
913#define __NAND_RST_CMD \
914nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
915i2c mw 18 3 __SW_BOOT_MASK 1; reset
916#endif
917#ifdef __SW_BOOT_PCIE
918#define __PCIE_RST_CMD \
919pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
920i2c mw 18 3 __SW_BOOT_MASK 1; reset
921#endif
922
923#define CONFIG_EXTRA_ENV_SETTINGS \
924"netdev=eth0\0" \
5368c55d 925"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
14aa71e6
LY
926"loadaddr=1000000\0" \
927"bootfile=uImage\0" \
928"tftpflash=tftpboot $loadaddr $uboot; " \
5368c55d
MV
929 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
930 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
931 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
932 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
933 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
14aa71e6
LY
934"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
935"consoledev=ttyS0\0" \
936"ramdiskaddr=2000000\0" \
937"ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 938"fdtaddr=1e00000\0" \
14aa71e6
LY
939"bdev=sda1\0" \
940"jffs2nor=mtdblock3\0" \
941"norbootaddr=ef080000\0" \
942"norfdtaddr=ef040000\0" \
943"jffs2nand=mtdblock9\0" \
944"nandbootaddr=100000\0" \
945"nandfdtaddr=80000\0" \
946"ramdisk_size=120000\0" \
947"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
948"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
5368c55d
MV
949__stringify(__NOR_RST_CMD)"\0" \
950__stringify(__SPI_RST_CMD)"\0" \
951__stringify(__SD_RST_CMD)"\0" \
952__stringify(__NAND_RST_CMD)"\0" \
953__stringify(__PCIE_RST_CMD)"\0"
14aa71e6
LY
954
955#define CONFIG_NFSBOOTCOMMAND \
956"setenv bootargs root=/dev/nfs rw " \
957"nfsroot=$serverip:$rootpath " \
958"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
959"console=$consoledev,$baudrate $othbootargs;" \
960"tftp $loadaddr $bootfile;" \
961"tftp $fdtaddr $fdtfile;" \
962"bootm $loadaddr - $fdtaddr"
963
964#define CONFIG_HDBOOT \
965"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
966"console=$consoledev,$baudrate $othbootargs;" \
967"usb start;" \
968"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
969"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
970"bootm $loadaddr - $fdtaddr"
971
972#define CONFIG_USB_FAT_BOOT \
973"setenv bootargs root=/dev/ram rw " \
974"console=$consoledev,$baudrate $othbootargs " \
975"ramdisk_size=$ramdisk_size;" \
976"usb start;" \
977"fatload usb 0:2 $loadaddr $bootfile;" \
978"fatload usb 0:2 $fdtaddr $fdtfile;" \
979"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
980"bootm $loadaddr $ramdiskaddr $fdtaddr"
981
982#define CONFIG_USB_EXT2_BOOT \
983"setenv bootargs root=/dev/ram rw " \
984"console=$consoledev,$baudrate $othbootargs " \
985"ramdisk_size=$ramdisk_size;" \
986"usb start;" \
987"ext2load usb 0:4 $loadaddr $bootfile;" \
988"ext2load usb 0:4 $fdtaddr $fdtfile;" \
989"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
990"bootm $loadaddr $ramdiskaddr $fdtaddr"
991
992#define CONFIG_NORBOOT \
993"setenv bootargs root=/dev/$jffs2nor rw " \
994"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
995"bootm $norbootaddr - $norfdtaddr"
996
997#define CONFIG_RAMBOOTCOMMAND \
998"setenv bootargs root=/dev/ram rw " \
999"console=$consoledev,$baudrate $othbootargs " \
1000"ramdisk_size=$ramdisk_size;" \
1001"tftp $ramdiskaddr $ramdiskfile;" \
1002"tftp $loadaddr $bootfile;" \
1003"tftp $fdtaddr $fdtfile;" \
1004"bootm $loadaddr $ramdiskaddr $fdtaddr"
1005
1006#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
1007
1008#endif /* __CONFIG_H */