]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/p1_twr.h
common: Add DISPLAY_BOARDINFO
[people/ms/u-boot.git] / include / configs / p1_twr.h
CommitLineData
49f5befa
XX
1/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
3aab0cd8 4 * SPDX-License-Identifier: GPL-2.0+
49f5befa
XX
5 */
6
7/*
8 * QorIQ P1 Tower boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#if defined(CONFIG_TWR_P1025)
14#define CONFIG_BOARDNAME "TWR-P1025"
15#define CONFIG_P1025
16#define CONFIG_PHY_ATHEROS
17#define CONFIG_QE
18#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Conversion of LBC addr */
19#define CONFIG_SYS_LBC_LCRR 0x80000002 /* LB clock ratio reg */
20#endif
21
22#ifdef CONFIG_SDCARD
23#define CONFIG_RAMBOOT_SDCARD
24#define CONFIG_SYS_RAMBOOT
25#define CONFIG_SYS_EXTRA_ENV_RELOC
26#define CONFIG_SYS_TEXT_BASE 0x11000000
e222b1f3 27#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
49f5befa
XX
28#endif
29
30#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 31#define CONFIG_SYS_TEXT_BASE 0xeff40000
49f5befa
XX
32#endif
33
34#ifndef CONFIG_RESET_VECTOR_ADDRESS
35#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
36#endif
37
38#ifndef CONFIG_SYS_MONITOR_BASE
39#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
40#endif
41
42/* High Level Configuration Options */
43#define CONFIG_BOOKE
44#define CONFIG_E500
49f5befa
XX
45
46#define CONFIG_MP
47
48#define CONFIG_FSL_ELBC
49#define CONFIG_PCI
b38eaec5
RD
50#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
51#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
49f5befa
XX
52#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
53#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
54#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
55#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
56
57#define CONFIG_FSL_LAW
58#define CONFIG_TSEC_ENET /* tsec ethernet support */
59#define CONFIG_ENV_OVERWRITE
60
61#define CONFIG_CMD_SATA
62#define CONFIG_SATA_SIL3114
63#define CONFIG_SYS_SATA_MAX_DEVICE 2
64#define CONFIG_LIBATA
65#define CONFIG_LBA48
66
67#ifndef __ASSEMBLY__
68extern unsigned long get_board_sys_clk(unsigned long dummy);
69#endif
70#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for TWR-P1025 */
71
72#define CONFIG_DDR_CLK_FREQ 66666666
73
74#define CONFIG_HWCONFIG
75/*
76 * These can be toggled for performance analysis, otherwise use default.
77 */
78#define CONFIG_L2_CACHE
79#define CONFIG_BTB
80
81#define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
82
83#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
84#define CONFIG_SYS_MEMTEST_END 0x1fffffff
85#define CONFIG_PANIC_HANG /* do not reset board on panic */
86
87#define CONFIG_SYS_CCSRBAR 0xffe00000
88#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
89
90/* DDR Setup */
5614e71b 91#define CONFIG_SYS_FSL_DDR3
49f5befa
XX
92
93#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M
94#define CONFIG_CHIP_SELECTS_PER_CTRL 1
95
96#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
97#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
98#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
99
100#define CONFIG_NUM_DDR_CONTROLLERS 1
101#define CONFIG_DIMM_SLOTS_PER_CTLR 1
102
103/* Default settings for DDR3 */
104#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
105#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
106#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
107#define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
108#define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
109#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
110
111#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
112#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
113#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
114#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
115
116#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
117#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655a608
118#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
119#define CONFIG_SYS_DDR_RCW_1 0x00000000
120#define CONFIG_SYS_DDR_RCW_2 0x00000000
121#define CONFIG_SYS_DDR_CONTROL 0xc70c0000 /* Type = DDR3 */
122#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
123#define CONFIG_SYS_DDR_TIMING_4 0x00220001
124#define CONFIG_SYS_DDR_TIMING_5 0x03402400
125
126#define CONFIG_SYS_DDR_TIMING_3 0x00020000
127#define CONFIG_SYS_DDR_TIMING_0 0x00220004
128#define CONFIG_SYS_DDR_TIMING_1 0x5c5b6544
129#define CONFIG_SYS_DDR_TIMING_2 0x0fa880de
130#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
131#define CONFIG_SYS_DDR_MODE_1 0x80461320
132#define CONFIG_SYS_DDR_MODE_2 0x00008000
133#define CONFIG_SYS_DDR_INTERVAL 0x09480000
134
135/*
136 * Memory map
137 *
138 * 0x0000_0000 0x1fff_ffff DDR Up to 512MB cacheable
139 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
140 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
141 *
142 * Localbus
143 * 0xe000_0000 0xe002_0000 SSD1289 128K non-cacheable
144 * 0xec00_0000 0xefff_ffff FLASH Up to 64M non-cacheable
145 *
146 * 0xff90_0000 0xff97_ffff L2 SRAM Up to 512K cacheable
147 * 0xffd0_0000 0xffd0_3fff init ram 16K Cacheable
148 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
149 */
150
151/*
152 * Local Bus Definitions
153 */
154#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
155#define CONFIG_SYS_FLASH_BASE 0xec000000
156
157#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
158
159#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS)) \
160 | BR_PS_16 | BR_V)
161
162#define CONFIG_FLASH_OR_PRELIM 0xfc0000b1
163
164#define CONFIG_SYS_SSD_BASE 0xe0000000
165#define CONFIG_SYS_SSD_BASE_PHYS CONFIG_SYS_SSD_BASE
166#define CONFIG_SSD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_SSD_BASE_PHYS) | \
167 BR_PS_16 | BR_V)
168#define CONFIG_SSD_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
169 OR_GPCM_ACS_DIV2 | OR_GPCM_SCY | \
170 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
171
172#define CONFIG_SYS_BR2_PRELIM CONFIG_SSD_BR_PRELIM
173#define CONFIG_SYS_OR2_PRELIM CONFIG_SSD_OR_PRELIM
174
175#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
176#define CONFIG_SYS_FLASH_QUIET_TEST
177#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
178
179#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
180
181#undef CONFIG_SYS_FLASH_CHECKSUM
182#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
183#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
184
185#define CONFIG_FLASH_CFI_DRIVER
186#define CONFIG_SYS_FLASH_CFI
187#define CONFIG_SYS_FLASH_EMPTY_INFO
188#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
189
190#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
191
192#define CONFIG_SYS_INIT_RAM_LOCK
193#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
194/* Initial L1 address */
195#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
196#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
197#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
198/* Size of used area in RAM */
199#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
200
201#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
202 GENERATED_GBL_DATA_SIZE)
203#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
204
9307cbab 205#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
49f5befa
XX
206#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
207
208#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
209#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
210
211/* Serial Port
212 * open - index 2
213 * shorted - index 1
214 */
215#define CONFIG_CONS_INDEX 1
216#undef CONFIG_SERIAL_SOFTWARE_FIFO
49f5befa
XX
217#define CONFIG_SYS_NS16550_SERIAL
218#define CONFIG_SYS_NS16550_REG_SIZE 1
219#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
220
221#define CONFIG_SYS_BAUDRATE_TABLE \
222 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
223
224#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
225#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
226
49f5befa
XX
227/* I2C */
228#define CONFIG_SYS_I2C
229#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
230#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C spd and slave address */
231#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
232#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
233#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
234
235/*
236 * I2C2 EEPROM
237 */
238#define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C spd and slave address */
239#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
240#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
241
242#define CONFIG_SYS_I2C_PCA9555_ADDR 0x23
243
244/* enable read and write access to EEPROM */
245#define CONFIG_CMD_EEPROM
49f5befa
XX
246#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
247#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
248#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
249
250/*
251 * eSPI - Enhanced SPI
252 */
253#define CONFIG_HARD_SPI
49f5befa
XX
254
255#if defined(CONFIG_PCI)
256/*
257 * General PCI
258 * Memory space is mapped 1-1, but I/O space must start from 0.
259 */
260
261/* controller 2, direct to uli, tgtid 2, Base address 9000 */
262#define CONFIG_SYS_PCIE2_NAME "TWR-ELEV PCIe SLOT"
263#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
264#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
265#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
266#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
267#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
268#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
269#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
270#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
271
272/* controller 1, tgtid 1, Base address a000 */
273#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
274#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
275#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
276#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
277#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
278#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
279#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
280#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
281#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
282
49f5befa 283#define CONFIG_PCI_PNP /* do pci plug-and-play */
49f5befa 284#define CONFIG_CMD_PCI
49f5befa
XX
285
286#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
287#define CONFIG_DOS_PARTITION
288#endif /* CONFIG_PCI */
289
290#if defined(CONFIG_TSEC_ENET)
291
49f5befa
XX
292#define CONFIG_MII /* MII PHY management */
293#define CONFIG_TSEC1
294#define CONFIG_TSEC1_NAME "eTSEC1"
295#undef CONFIG_TSEC2
296#undef CONFIG_TSEC2_NAME
297#define CONFIG_TSEC3
298#define CONFIG_TSEC3_NAME "eTSEC3"
299
300#define TSEC1_PHY_ADDR 2
301#define TSEC2_PHY_ADDR 0
302#define TSEC3_PHY_ADDR 1
303
304#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
305#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
306#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
307
308#define TSEC1_PHYIDX 0
309#define TSEC2_PHYIDX 0
310#define TSEC3_PHYIDX 0
311
312#define CONFIG_ETHPRIME "eTSEC1"
313
314#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
315
316#define CONFIG_HAS_ETH0
317#define CONFIG_HAS_ETH1
318#undef CONFIG_HAS_ETH2
319#endif /* CONFIG_TSEC_ENET */
320
321#ifdef CONFIG_QE
322/* QE microcode/firmware address */
323#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 324#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
49f5befa
XX
325#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
326#endif /* CONFIG_QE */
327
328#ifdef CONFIG_TWR_P1025
329/*
330 * QE UEC ethernet configuration
331 */
332#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
333
334#undef CONFIG_UEC_ETH
335#define CONFIG_PHY_MODE_NEED_CHANGE
336
337#define CONFIG_UEC_ETH1 /* ETH1 */
338#define CONFIG_HAS_ETH0
339
340#ifdef CONFIG_UEC_ETH1
341#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
342#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
343#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
344#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
345#define CONFIG_SYS_UEC1_PHY_ADDR 0x18 /* 0x18 for MII */
346#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
347#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
348#endif /* CONFIG_UEC_ETH1 */
349
350#define CONFIG_UEC_ETH5 /* ETH5 */
351#define CONFIG_HAS_ETH1
352
353#ifdef CONFIG_UEC_ETH5
354#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
355#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
356#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
357#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
358#define CONFIG_SYS_UEC5_PHY_ADDR 0x19 /* 0x19 for RMII */
359#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
360#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
361#endif /* CONFIG_UEC_ETH5 */
362#endif /* CONFIG_TWR-P1025 */
363
94b383e7
YL
364/*
365 * Dynamic MTD Partition support with mtdparts
366 */
367#define CONFIG_MTD_DEVICE
368#define CONFIG_MTD_PARTITIONS
369#define CONFIG_CMD_MTDPARTS
370#define CONFIG_FLASH_CFI_MTD
371#define MTDIDS_DEFAULT "nor0=ec000000.nor"
372#define MTDPARTS_DEFAULT "mtdparts=ec000000.nor:256k(vsc7385-firmware)," \
373 "256k(dtb),5632k(kernel),57856k(fs)," \
374 "256k(qe-ucode-firmware),1280k(u-boot)"
375
49f5befa
XX
376/*
377 * Environment
378 */
379#ifdef CONFIG_SYS_RAMBOOT
380#ifdef CONFIG_RAMBOOT_SDCARD
381#define CONFIG_ENV_IS_IN_MMC
382#define CONFIG_ENV_SIZE 0x2000
383#define CONFIG_SYS_MMC_ENV_DEV 0
384#else
385#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
386#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
387#define CONFIG_ENV_SIZE 0x2000
388#endif
389#else
390#define CONFIG_ENV_IS_IN_FLASH
49f5befa 391#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
49f5befa
XX
392#define CONFIG_ENV_SIZE 0x2000
393#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
394#endif
395
396#define CONFIG_LOADS_ECHO /* echo on for serial download */
397#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
398
399/*
400 * Command line configuration.
401 */
49f5befa 402#define CONFIG_CMD_IRQ
49f5befa
XX
403#define CONFIG_CMD_REGINFO
404
405/*
406 * USB
407 */
408#define CONFIG_HAS_FSL_DR_USB
409
410#if defined(CONFIG_HAS_FSL_DR_USB)
411#define CONFIG_USB_EHCI
412
413#ifdef CONFIG_USB_EHCI
49f5befa
XX
414#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
415#define CONFIG_USB_EHCI_FSL
49f5befa
XX
416#endif
417#endif
418
419#define CONFIG_MMC
420
421#ifdef CONFIG_MMC
422#define CONFIG_FSL_ESDHC
423#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
49f5befa
XX
424#define CONFIG_GENERIC_MMC
425#endif
426
427#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
428 || defined(CONFIG_FSL_SATA)
49f5befa
XX
429#define CONFIG_DOS_PARTITION
430#endif
431
432#undef CONFIG_WATCHDOG /* watchdog disabled */
433
434/*
435 * Miscellaneous configurable options
436 */
437#define CONFIG_SYS_LONGHELP /* undef to save memory */
438#define CONFIG_CMDLINE_EDITING /* Command-line editing */
439#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
49f5befa
XX
440#if defined(CONFIG_CMD_KGDB)
441#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
442#else
443#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
444#endif
445#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
446 /* Print Buffer Size */
447#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
448#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
49f5befa
XX
449
450/*
451 * For booting Linux, the board info and command line data
452 * have to be in the first 64 MB of memory, since this is
453 * the maximum mapped by the Linux kernel during initialization.
454 */
455#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
456#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
457
458/*
459 * Environment Configuration
460 */
461#define CONFIG_HOSTNAME unknown
462#define CONFIG_ROOTPATH "/opt/nfsroot"
463#define CONFIG_BOOTFILE "uImage"
464#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
465
466/* default location for tftp and bootm */
467#define CONFIG_LOADADDR 1000000
468
49f5befa
XX
469#define CONFIG_BOOTARGS /* the boot command will set bootargs */
470
471#define CONFIG_BAUDRATE 115200
472
473#define CONFIG_EXTRA_ENV_SETTINGS \
474"netdev=eth0\0" \
475"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
476"loadaddr=1000000\0" \
477"bootfile=uImage\0" \
478"dtbfile=twr-p1025twr.dtb\0" \
479"ramdiskfile=rootfs.ext2.gz.uboot\0" \
480"qefirmwarefile=fsl_qe_ucode_1021_10_A.bin\0" \
481"tftpflash=tftpboot $loadaddr $uboot; " \
482 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
483 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
484 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
485 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
486 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
487"kernelflash=tftpboot $loadaddr $bootfile; " \
488 "protect off 0xefa80000 +$filesize; " \
489 "erase 0xefa80000 +$filesize; " \
490 "cp.b $loadaddr 0xefa80000 $filesize; " \
491 "protect on 0xefa80000 +$filesize; " \
492 "cmp.b $loadaddr 0xefa80000 $filesize\0" \
493"dtbflash=tftpboot $loadaddr $dtbfile; " \
494 "protect off 0xefe80000 +$filesize; " \
495 "erase 0xefe80000 +$filesize; " \
496 "cp.b $loadaddr 0xefe80000 $filesize; " \
497 "protect on 0xefe80000 +$filesize; " \
498 "cmp.b $loadaddr 0xefe80000 $filesize\0" \
499"ramdiskflash=tftpboot $loadaddr $ramdiskfile; " \
500 "protect off 0xeeb80000 +$filesize; " \
501 "erase 0xeeb80000 +$filesize; " \
502 "cp.b $loadaddr 0xeeb80000 $filesize; " \
503 "protect on 0xeeb80000 +$filesize; " \
504 "cmp.b $loadaddr 0xeeb80000 $filesize\0" \
505"qefirmwareflash=tftpboot $loadaddr $qefirmwarefile; " \
506 "protect off 0xefec0000 +$filesize; " \
507 "erase 0xefec0000 +$filesize; " \
508 "cp.b $loadaddr 0xefec0000 $filesize; " \
509 "protect on 0xefec0000 +$filesize; " \
510 "cmp.b $loadaddr 0xefec0000 $filesize\0" \
511"consoledev=ttyS0\0" \
512"ramdiskaddr=2000000\0" \
513"ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 514"fdtaddr=1e00000\0" \
49f5befa
XX
515"bdev=sda1\0" \
516"norbootaddr=ef080000\0" \
517"norfdtaddr=ef040000\0" \
518"ramdisk_size=120000\0" \
519"usbboot=setenv bootargs root=/dev/sda1 rw rootdelay=5 " \
520"console=$consoledev,$baudrate $othbootargs ; bootm 0xefa80000 - 0xefe80000"
521
522#define CONFIG_NFSBOOTCOMMAND \
523"setenv bootargs root=/dev/nfs rw " \
524"nfsroot=$serverip:$rootpath " \
525"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
526"console=$consoledev,$baudrate $othbootargs;" \
527"tftp $loadaddr $bootfile&&" \
528"tftp $fdtaddr $fdtfile&&" \
529"bootm $loadaddr - $fdtaddr"
530
531#define CONFIG_HDBOOT \
532"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
533"console=$consoledev,$baudrate $othbootargs;" \
534"usb start;" \
535"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
536"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
537"bootm $loadaddr - $fdtaddr"
538
539#define CONFIG_USB_FAT_BOOT \
540"setenv bootargs root=/dev/ram rw " \
541"console=$consoledev,$baudrate $othbootargs " \
542"ramdisk_size=$ramdisk_size;" \
543"usb start;" \
544"fatload usb 0:2 $loadaddr $bootfile;" \
545"fatload usb 0:2 $fdtaddr $fdtfile;" \
546"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
547"bootm $loadaddr $ramdiskaddr $fdtaddr"
548
549#define CONFIG_USB_EXT2_BOOT \
550"setenv bootargs root=/dev/ram rw " \
551"console=$consoledev,$baudrate $othbootargs " \
552"ramdisk_size=$ramdisk_size;" \
553"usb start;" \
554"ext2load usb 0:4 $loadaddr $bootfile;" \
555"ext2load usb 0:4 $fdtaddr $fdtfile;" \
556"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
557"bootm $loadaddr $ramdiskaddr $fdtaddr"
558
559#define CONFIG_NORBOOT \
560"setenv bootargs root=/dev/mtdblock3 rw " \
561"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
562"bootm $norbootaddr - $norfdtaddr"
563
564#define CONFIG_RAMBOOTCOMMAND_TFTP \
565"setenv bootargs root=/dev/ram rw " \
566"console=$consoledev,$baudrate $othbootargs " \
567"ramdisk_size=$ramdisk_size;" \
568"tftp $ramdiskaddr $ramdiskfile;" \
569"tftp $loadaddr $bootfile;" \
570"tftp $fdtaddr $fdtfile;" \
571"bootm $loadaddr $ramdiskaddr $fdtaddr"
572
573#define CONFIG_RAMBOOTCOMMAND \
574"setenv bootargs root=/dev/ram rw " \
575"console=$consoledev,$baudrate $othbootargs " \
576"ramdisk_size=$ramdisk_size;" \
577"bootm 0xefa80000 0xeeb80000 0xefe80000"
578
579#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
580
581#endif /* __CONFIG_H */