]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/pm9261.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / pm9261.h
CommitLineData
32949232
II
1/*
2 * (C) Copyright 2007-2008
c9e798d3 3 * Stelian Pop <stelian@popies.net>
32949232
II
4 * Lead Tech Design <www.leadtechdesign.com>
5 * Ilko Iliev <www.ronetix.at>
6 *
7 * Configuation settings for the RONETIX PM9261 board.
8 *
1a459660 9 * SPDX-License-Identifier: GPL-2.0+
32949232
II
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
f47316a8
AD
15/*
16 * SoC must be defined first, before hardware.h is included.
17 * In this case SoC is defined in boards.cfg.
18 */
19
20#include <asm/hardware.h>
32949232 21/* ARM asynchronous clock */
32949232 22
32949232
II
23#define MASTER_PLL_DIV 15
24#define MASTER_PLL_MUL 162
25#define MAIN_PLL_DIV 2
f47316a8 26#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
7c966a8b 27#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000
32949232 28
f47316a8 29#define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9261"
32949232
II
30#define CONFIG_PM9261 1 /* on a Ronetix PM9261 Board */
31#define CONFIG_ARCH_CPU_INIT
4f81bf43 32#define CONFIG_SYS_TEXT_BASE 0
32949232 33
a3e09cc2
AD
34#define MACH_TYPE_PM9261 1187
35#define CONFIG_MACH_TYPE MACH_TYPE_PM9261
36
32949232
II
37/* clocks */
38/* CKGR_MOR - enable main osc. */
39#define CONFIG_SYS_MOR_VAL \
e3150c77 40 (AT91_PMC_MOR_MOSCEN | \
32949232
II
41 (255 << 8)) /* Main Oscillator Start-up Time */
42#define CONFIG_SYS_PLLAR_VAL \
e3150c77
AD
43 (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
44 AT91_PMC_PLLXR_OUT(3) | \
32949232
II
45 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
46
47/* PCK/2 = MCK Master Clock from PLLA */
48#define CONFIG_SYS_MCKR1_VAL \
e3150c77
AD
49 (AT91_PMC_MCKR_CSS_SLOW | \
50 AT91_PMC_MCKR_PRES_1 | \
7ac2e7c1 51 AT91_PMC_MCKR_MDIV_2)
32949232
II
52
53/* PCK/2 = MCK Master Clock from PLLA */
54#define CONFIG_SYS_MCKR2_VAL \
e3150c77
AD
55 (AT91_PMC_MCKR_CSS_PLLA | \
56 AT91_PMC_MCKR_PRES_1 | \
7ac2e7c1 57 AT91_PMC_MCKR_MDIV_2)
32949232
II
58
59/* define PDC[31:16] as DATA[31:16] */
60#define CONFIG_SYS_PIOC_PDR_VAL1 0xFFFF0000
61/* no pull-up for D[31:16] */
62#define CONFIG_SYS_PIOC_PPUDR_VAL 0xFFFF0000
63
64/* EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash */
65#define CONFIG_SYS_MATRIX_EBICSA_VAL \
e3150c77 66 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_EBI_CS1A)
32949232
II
67
68/* SDRAM */
69/* SDRAMC_MR Mode register */
70#define CONFIG_SYS_SDRC_MR_VAL1 AT91_SDRAMC_MODE_NORMAL
71/* SDRAMC_TR - Refresh Timer register */
72#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
73/* SDRAMC_CR - Configuration register*/
74#define CONFIG_SYS_SDRC_CR_VAL \
75 (AT91_SDRAMC_NC_9 | \
76 AT91_SDRAMC_NR_13 | \
77 AT91_SDRAMC_NB_4 | \
78 AT91_SDRAMC_CAS_3 | \
79 AT91_SDRAMC_DBW_32 | \
80 (1 << 8) | /* Write Recovery Delay */ \
81 (7 << 12) | /* Row Cycle Delay */ \
82 (3 << 16) | /* Row Precharge Delay */ \
83 (2 << 20) | /* Row to Column Delay */ \
84 (5 << 24) | /* Active to Precharge Delay */ \
85 (1 << 28)) /* Exit Self Refresh to Active Delay */
86
87/* Memory Device Register -> SDRAM */
88#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
89#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
90#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
91#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
92#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
93#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
94#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
95#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
96#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
97#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
98#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
99#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
100#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
101#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
102#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
103#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
104#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
105#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
106
107/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
108#define CONFIG_SYS_SMC0_SETUP0_VAL \
e3150c77
AD
109 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
110 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
32949232 111#define CONFIG_SYS_SMC0_PULSE0_VAL \
e3150c77
AD
112 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
113 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
32949232 114#define CONFIG_SYS_SMC0_CYCLE0_VAL \
e3150c77 115 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
32949232 116#define CONFIG_SYS_SMC0_MODE0_VAL \
e3150c77
AD
117 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
118 AT91_SMC_MODE_DBW_16 | \
119 AT91_SMC_MODE_TDF | \
120 AT91_SMC_MODE_TDF_CYCLE(6))
32949232
II
121
122/* user reset enable */
123#define CONFIG_SYS_RSTC_RMR_VAL \
124 (AT91_RSTC_KEY | \
e3150c77
AD
125 AT91_RSTC_CR_PROCRST | \
126 AT91_RSTC_MR_ERSTL(1) | \
127 AT91_RSTC_MR_ERSTL(2))
32949232
II
128
129/* Disable Watchdog */
130#define CONFIG_SYS_WDTC_WDMR_VAL \
e3150c77
AD
131 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
132 AT91_WDT_MR_WDV(0xfff) | \
133 AT91_WDT_MR_WDDIS | \
134 AT91_WDT_MR_WDD(0xfff))
32949232
II
135
136#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
137#define CONFIG_SETUP_MEMORY_TAGS 1
138#define CONFIG_INITRD_TAG 1
139
140#undef CONFIG_SKIP_LOWLEVEL_INIT
32949232
II
141
142/*
143 * Hardware drivers
144 */
ea8fbba7 145#define CONFIG_AT91_GPIO 1
32949232 146#define CONFIG_ATMEL_USART 1
f47316a8
AD
147#define CONFIG_USART_BASE ATMEL_BASE_DBGU
148#define CONFIG_USART_ID ATMEL_ID_SYS
32949232
II
149
150/* LCD */
32949232
II
151#define LCD_BPP LCD_COLOR8
152#define CONFIG_LCD_LOGO 1
153#undef LCD_TEST_PATTERN
154#define CONFIG_LCD_INFO 1
155#define CONFIG_LCD_INFO_BELOW_LOGO 1
156#define CONFIG_SYS_WHITE_ON_BLACK 1
157#define CONFIG_ATMEL_LCD 1
158#define CONFIG_ATMEL_LCD_BGR555 1
32949232
II
159
160/* LED */
161#define CONFIG_AT91_LED
bcf9fe37
AB
162#define CONFIG_RED_LED GPIO_PIN_PC(12)
163#define CONFIG_GREEN_LED GPIO_PIN_PC(13)
164#define CONFIG_YELLOW_LED GPIO_PIN_PC(15)
32949232 165
32949232
II
166
167/*
168 * BOOTP options
169 */
170#define CONFIG_BOOTP_BOOTFILESIZE 1
171#define CONFIG_BOOTP_BOOTPATH 1
172#define CONFIG_BOOTP_GATEWAY 1
173#define CONFIG_BOOTP_HOSTNAME 1
174
175/*
176 * Command line configuration.
177 */
32949232 178#define CONFIG_CMD_NAND 1
32949232
II
179
180/* SDRAM */
181#define CONFIG_NR_DRAM_BANKS 1
182#define PHYS_SDRAM 0x20000000
183#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
184
185/* DataFlash */
186#define CONFIG_ATMEL_DATAFLASH_SPI
187#define CONFIG_HAS_DATAFLASH
32949232
II
188#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
189#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
190#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* CS3 */
191#define AT91_SPI_CLK 15000000
192#define DATAFLASH_TCSS (0x1a << 16)
193#define DATAFLASH_TCHS (0x1 << 24)
194
195/* NAND flash */
196#define CONFIG_NAND_ATMEL
32949232
II
197#define CONFIG_SYS_MAX_NAND_DEVICE 1
198#define CONFIG_SYS_NAND_BASE 0x40000000
199#define CONFIG_SYS_NAND_DBW_8 1
200/* our ALE is AD22 */
201#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
202/* our CLE is AD21 */
203#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
ac45bb16
AB
204#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
205#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PA(16)
32949232 206
32949232
II
207/* NOR flash */
208#define CONFIG_SYS_FLASH_CFI 1
209#define CONFIG_FLASH_CFI_DRIVER 1
210#define PHYS_FLASH_1 0x10000000
211#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
212#define CONFIG_SYS_MAX_FLASH_SECT 256
213#define CONFIG_SYS_MAX_FLASH_BANKS 1
214
215/* Ethernet */
216#define CONFIG_DRIVER_DM9000 1
217#define CONFIG_DM9000_BASE 0x30000000
218#define DM9000_IO CONFIG_DM9000_BASE
219#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
220#define CONFIG_DM9000_USE_16BIT 1
221#define CONFIG_NET_RETRY_COUNT 20
222#define CONFIG_RESET_PHY_R 1
223
224/* USB */
225#define CONFIG_USB_ATMEL
dcd2f1a0 226#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
32949232
II
227#define CONFIG_USB_OHCI_NEW 1
228#define CONFIG_DOS_PARTITION 1
229#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
230#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
231#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
232#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
32949232
II
233
234#define CONFIG_SYS_LOAD_ADDR 0x22000000
235
236#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
237#define CONFIG_SYS_MEMTEST_END 0x23e00000
238
239#undef CONFIG_SYS_USE_DATAFLASH_CS0
240#undef CONFIG_SYS_USE_NANDFLASH
241#define CONFIG_SYS_USE_FLASH 1
242
243#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
244
245/* bootstrap + u-boot + env + linux in dataflash on CS0 */
246#define CONFIG_ENV_IS_IN_DATAFLASH 1
247#define CONFIG_SYS_MONITOR_BASE \
248 (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
249#define CONFIG_ENV_OFFSET 0x4200
250#define CONFIG_ENV_ADDR \
251 (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
252#define CONFIG_ENV_SIZE 0x4200
253#define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm"
254#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
255 "root=/dev/mtdblock0 " \
918319c7 256 "mtdparts=atmel_nand:-(root) " \
32949232
II
257 "rw rootfstype=jffs2"
258
259#elif defined(CONFIG_SYS_USE_NANDFLASH) /* CONFIG_SYS_USE_NANDFLASH */
260
261/* bootstrap + u-boot + env + linux in nandflash */
262#define CONFIG_ENV_IS_IN_NAND 1
263#define CONFIG_ENV_OFFSET 0x60000
264#define CONFIG_ENV_OFFSET_REDUND 0x80000
265#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
266#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
267#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
268 "root=/dev/mtdblock5 " \
918319c7 269 "mtdparts=atmel_nand:128k(bootstrap)ro," \
32949232
II
270 "256k(uboot)ro,128k(env1)ro," \
271 "128k(env2)ro,2M(linux),-(root) " \
272 "rw rootfstype=jffs2"
273
274#elif defined (CONFIG_SYS_USE_FLASH)
275
276#define CONFIG_ENV_IS_IN_FLASH 1
277#define CONFIG_ENV_OFFSET 0x40000
278#define CONFIG_ENV_SECT_SIZE 0x10000
279#define CONFIG_ENV_SIZE 0x10000
280#define CONFIG_ENV_OVERWRITE 1
281
282/* JFFS Partition offset set */
283#define CONFIG_SYS_JFFS2_FIRST_BANK 0
284#define CONFIG_SYS_JFFS2_NUM_BANKS 1
285
286/* 512k reserved for u-boot */
287#define CONFIG_SYS_JFFS2_FIRST_SECTOR 11
288
289#define CONFIG_BOOTCOMMAND "run flashboot"
290
291#define MTDIDS_DEFAULT "nor0=physmap-flash.0,nand0=nand"
292#define MTDPARTS_DEFAULT \
293 "mtdparts=physmap-flash.0:" \
294 "256k(u-boot)ro," \
295 "64k(u-boot-env)ro," \
296 "1408k(kernel)," \
297 "-(rootfs);" \
298 "nand:-(nand)"
299
300#define CONFIG_CON_ROT "fbcon=rotate:3 "
301#define CONFIG_BOOTARGS "root=/dev/mtdblock4 rootfstype=jffs2 " CONFIG_CON_ROT
302
303#define CONFIG_EXTRA_ENV_SETTINGS \
304 "mtdids=" MTDIDS_DEFAULT "\0" \
305 "mtdparts=" MTDPARTS_DEFAULT "\0" \
306 "partition=nand0,0\0" \
307 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
308 "nfsargs=setenv bootargs root=/dev/nfs rw " \
309 CONFIG_CON_ROT \
310 "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \
311 "addip=setenv bootargs $(bootargs) " \
312 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
313 ":$(hostname):eth0:off\0" \
314 "ramboot=tftpboot 0x22000000 vmImage;" \
315 "run ramargs;run addip;bootm 22000000\0" \
316 "nfsboot=tftpboot 0x22000000 vmImage;" \
317 "run nfsargs;run addip;bootm 22000000\0" \
318 "flashboot=run ramargs;run addip;bootm 0x10050000\0" \
319 ""
320#else
321#error "Undefined memory device"
322#endif
323
324#define CONFIG_BAUDRATE 115200
32949232 325
32949232
II
326#define CONFIG_SYS_CBSIZE 256
327#define CONFIG_SYS_MAXARGS 16
328#define CONFIG_SYS_PBSIZE \
329 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
330#define CONFIG_SYS_LONGHELP 1
331#define CONFIG_CMDLINE_EDITING 1
332
32949232
II
333/*
334 * Size of malloc() pool
335 */
336#define CONFIG_SYS_MALLOC_LEN \
337 ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
32949232 338
4f81bf43
AD
339#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
340#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
341 GENERATED_GBL_DATA_SIZE)
342
32949232 343#endif