]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/pm9261.h
Merge git://git.denx.de/u-boot-mmc
[people/ms/u-boot.git] / include / configs / pm9261.h
CommitLineData
32949232
II
1/*
2 * (C) Copyright 2007-2008
c9e798d3 3 * Stelian Pop <stelian@popies.net>
32949232
II
4 * Lead Tech Design <www.leadtechdesign.com>
5 * Ilko Iliev <www.ronetix.at>
6 *
7 * Configuation settings for the RONETIX PM9261 board.
8 *
1a459660 9 * SPDX-License-Identifier: GPL-2.0+
32949232
II
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
f47316a8
AD
15/*
16 * SoC must be defined first, before hardware.h is included.
17 * In this case SoC is defined in boards.cfg.
18 */
19
20#include <asm/hardware.h>
32949232 21/* ARM asynchronous clock */
32949232 22
32949232
II
23#define MASTER_PLL_DIV 15
24#define MASTER_PLL_MUL 162
25#define MAIN_PLL_DIV 2
f47316a8 26#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
7c966a8b 27#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000
32949232 28
f47316a8 29#define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9261"
32949232
II
30#define CONFIG_PM9261 1 /* on a Ronetix PM9261 Board */
31#define CONFIG_ARCH_CPU_INIT
32949232 32
a3e09cc2
AD
33#define CONFIG_MACH_TYPE MACH_TYPE_PM9261
34
32949232
II
35/* clocks */
36/* CKGR_MOR - enable main osc. */
37#define CONFIG_SYS_MOR_VAL \
e3150c77 38 (AT91_PMC_MOR_MOSCEN | \
32949232
II
39 (255 << 8)) /* Main Oscillator Start-up Time */
40#define CONFIG_SYS_PLLAR_VAL \
e3150c77
AD
41 (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
42 AT91_PMC_PLLXR_OUT(3) | \
32949232
II
43 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
44
45/* PCK/2 = MCK Master Clock from PLLA */
46#define CONFIG_SYS_MCKR1_VAL \
e3150c77
AD
47 (AT91_PMC_MCKR_CSS_SLOW | \
48 AT91_PMC_MCKR_PRES_1 | \
7ac2e7c1 49 AT91_PMC_MCKR_MDIV_2)
32949232
II
50
51/* PCK/2 = MCK Master Clock from PLLA */
52#define CONFIG_SYS_MCKR2_VAL \
e3150c77
AD
53 (AT91_PMC_MCKR_CSS_PLLA | \
54 AT91_PMC_MCKR_PRES_1 | \
7ac2e7c1 55 AT91_PMC_MCKR_MDIV_2)
32949232
II
56
57/* define PDC[31:16] as DATA[31:16] */
58#define CONFIG_SYS_PIOC_PDR_VAL1 0xFFFF0000
59/* no pull-up for D[31:16] */
60#define CONFIG_SYS_PIOC_PPUDR_VAL 0xFFFF0000
61
62/* EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash */
63#define CONFIG_SYS_MATRIX_EBICSA_VAL \
e3150c77 64 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_EBI_CS1A)
32949232
II
65
66/* SDRAM */
67/* SDRAMC_MR Mode register */
68#define CONFIG_SYS_SDRC_MR_VAL1 AT91_SDRAMC_MODE_NORMAL
69/* SDRAMC_TR - Refresh Timer register */
70#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
71/* SDRAMC_CR - Configuration register*/
72#define CONFIG_SYS_SDRC_CR_VAL \
73 (AT91_SDRAMC_NC_9 | \
74 AT91_SDRAMC_NR_13 | \
75 AT91_SDRAMC_NB_4 | \
76 AT91_SDRAMC_CAS_3 | \
77 AT91_SDRAMC_DBW_32 | \
78 (1 << 8) | /* Write Recovery Delay */ \
79 (7 << 12) | /* Row Cycle Delay */ \
80 (3 << 16) | /* Row Precharge Delay */ \
81 (2 << 20) | /* Row to Column Delay */ \
82 (5 << 24) | /* Active to Precharge Delay */ \
83 (1 << 28)) /* Exit Self Refresh to Active Delay */
84
85/* Memory Device Register -> SDRAM */
86#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
87#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
88#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
89#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
90#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
91#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
92#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
93#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
94#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
95#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
96#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
97#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
98#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
99#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
100#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
101#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
102#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
103#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
104
105/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
106#define CONFIG_SYS_SMC0_SETUP0_VAL \
e3150c77
AD
107 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
108 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
32949232 109#define CONFIG_SYS_SMC0_PULSE0_VAL \
e3150c77
AD
110 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
111 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
32949232 112#define CONFIG_SYS_SMC0_CYCLE0_VAL \
e3150c77 113 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
32949232 114#define CONFIG_SYS_SMC0_MODE0_VAL \
e3150c77
AD
115 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
116 AT91_SMC_MODE_DBW_16 | \
117 AT91_SMC_MODE_TDF | \
118 AT91_SMC_MODE_TDF_CYCLE(6))
32949232
II
119
120/* user reset enable */
121#define CONFIG_SYS_RSTC_RMR_VAL \
122 (AT91_RSTC_KEY | \
e3150c77
AD
123 AT91_RSTC_CR_PROCRST | \
124 AT91_RSTC_MR_ERSTL(1) | \
125 AT91_RSTC_MR_ERSTL(2))
32949232
II
126
127/* Disable Watchdog */
128#define CONFIG_SYS_WDTC_WDMR_VAL \
e3150c77
AD
129 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
130 AT91_WDT_MR_WDV(0xfff) | \
131 AT91_WDT_MR_WDDIS | \
132 AT91_WDT_MR_WDD(0xfff))
32949232
II
133
134#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
135#define CONFIG_SETUP_MEMORY_TAGS 1
136#define CONFIG_INITRD_TAG 1
137
138#undef CONFIG_SKIP_LOWLEVEL_INIT
32949232
II
139
140/*
141 * Hardware drivers
142 */
32949232
II
143
144/* LCD */
32949232
II
145#define LCD_BPP LCD_COLOR8
146#define CONFIG_LCD_LOGO 1
147#undef LCD_TEST_PATTERN
148#define CONFIG_LCD_INFO 1
149#define CONFIG_LCD_INFO_BELOW_LOGO 1
32949232
II
150#define CONFIG_ATMEL_LCD 1
151#define CONFIG_ATMEL_LCD_BGR555 1
32949232 152
32949232
II
153/*
154 * BOOTP options
155 */
156#define CONFIG_BOOTP_BOOTFILESIZE 1
32949232 157
32949232
II
158/* SDRAM */
159#define CONFIG_NR_DRAM_BANKS 1
160#define PHYS_SDRAM 0x20000000
161#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
162
32949232
II
163/* NAND flash */
164#define CONFIG_NAND_ATMEL
32949232
II
165#define CONFIG_SYS_MAX_NAND_DEVICE 1
166#define CONFIG_SYS_NAND_BASE 0x40000000
167#define CONFIG_SYS_NAND_DBW_8 1
168/* our ALE is AD22 */
169#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
170/* our CLE is AD21 */
171#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
ac45bb16
AB
172#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
173#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PA(16)
32949232 174
32949232
II
175/* NOR flash */
176#define CONFIG_SYS_FLASH_CFI 1
177#define CONFIG_FLASH_CFI_DRIVER 1
178#define PHYS_FLASH_1 0x10000000
179#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
180#define CONFIG_SYS_MAX_FLASH_SECT 256
181#define CONFIG_SYS_MAX_FLASH_BANKS 1
182
183/* Ethernet */
184#define CONFIG_DRIVER_DM9000 1
185#define CONFIG_DM9000_BASE 0x30000000
186#define DM9000_IO CONFIG_DM9000_BASE
187#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
188#define CONFIG_DM9000_USE_16BIT 1
189#define CONFIG_NET_RETRY_COUNT 20
190#define CONFIG_RESET_PHY_R 1
191
192/* USB */
193#define CONFIG_USB_ATMEL
dcd2f1a0 194#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
32949232 195#define CONFIG_USB_OHCI_NEW 1
32949232
II
196#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
197#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
198#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
199#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
32949232
II
200
201#define CONFIG_SYS_LOAD_ADDR 0x22000000
202
203#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
204#define CONFIG_SYS_MEMTEST_END 0x23e00000
205
206#undef CONFIG_SYS_USE_DATAFLASH_CS0
207#undef CONFIG_SYS_USE_NANDFLASH
208#define CONFIG_SYS_USE_FLASH 1
209
210#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
211
212/* bootstrap + u-boot + env + linux in dataflash on CS0 */
32949232 213#define CONFIG_ENV_OFFSET 0x4200
32949232 214#define CONFIG_ENV_SIZE 0x4200
c53a825e
WY
215#define CONFIG_ENV_SECT_SIZE 0x210
216#define CONFIG_ENV_SPI_MAX_HZ 15000000
217#define CONFIG_BOOTCOMMAND "sf probe 0; " \
218 "sf read 0x22000000 0x84000 0x210000; " \
219 "bootm 0x22000000"
32949232
II
220
221#elif defined(CONFIG_SYS_USE_NANDFLASH) /* CONFIG_SYS_USE_NANDFLASH */
222
223/* bootstrap + u-boot + env + linux in nandflash */
32949232
II
224#define CONFIG_ENV_OFFSET 0x60000
225#define CONFIG_ENV_OFFSET_REDUND 0x80000
226#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
227#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
32949232
II
228
229#elif defined (CONFIG_SYS_USE_FLASH)
230
32949232
II
231#define CONFIG_ENV_OFFSET 0x40000
232#define CONFIG_ENV_SECT_SIZE 0x10000
233#define CONFIG_ENV_SIZE 0x10000
234#define CONFIG_ENV_OVERWRITE 1
235
236/* JFFS Partition offset set */
237#define CONFIG_SYS_JFFS2_FIRST_BANK 0
238#define CONFIG_SYS_JFFS2_NUM_BANKS 1
239
240/* 512k reserved for u-boot */
241#define CONFIG_SYS_JFFS2_FIRST_SECTOR 11
242
243#define CONFIG_BOOTCOMMAND "run flashboot"
244
32949232 245#define CONFIG_CON_ROT "fbcon=rotate:3 "
32949232
II
246
247#define CONFIG_EXTRA_ENV_SETTINGS \
43ede0bc
TR
248 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
249 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
32949232
II
250 "partition=nand0,0\0" \
251 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
252 "nfsargs=setenv bootargs root=/dev/nfs rw " \
253 CONFIG_CON_ROT \
254 "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \
255 "addip=setenv bootargs $(bootargs) " \
256 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
257 ":$(hostname):eth0:off\0" \
258 "ramboot=tftpboot 0x22000000 vmImage;" \
259 "run ramargs;run addip;bootm 22000000\0" \
260 "nfsboot=tftpboot 0x22000000 vmImage;" \
261 "run nfsargs;run addip;bootm 22000000\0" \
262 "flashboot=run ramargs;run addip;bootm 0x10050000\0" \
263 ""
264#else
265#error "Undefined memory device"
266#endif
267
32949232
II
268/*
269 * Size of malloc() pool
270 */
271#define CONFIG_SYS_MALLOC_LEN \
272 ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
32949232 273
4f81bf43 274#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
c53a825e 275#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - \
4f81bf43
AD
276 GENERATED_GBL_DATA_SIZE)
277
32949232 278#endif