]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/pm9g45.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / pm9g45.h
CommitLineData
b5d289fc
AD
1/*
2 * (C) Copyright 2010
3 * Ilko Iliev <iliev@ronetix.at>
4 * Asen Dimov <dimov@ronetix.at>
5 * Ronetix GmbH <www.ronetix.at>
6 *
7 * (C) Copyright 2007-2008
c9e798d3 8 * Stelian Pop <stelian@popies.net>
b5d289fc
AD
9 * Lead Tech Design <www.leadtechdesign.com>
10 *
11 * Configuation settings for the PM9G45 board.
12 *
1a459660 13 * SPDX-License-Identifier: GPL-2.0+
b5d289fc
AD
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
eb6e608b
AD
19/*
20 * SoC must be defined first, before hardware.h is included.
21 * In this case SoC is defined in boards.cfg.
22 */
23#include <asm/hardware.h>
24
95f5c8f2 25
b5d289fc 26#define CONFIG_PM9G45 1 /* It's an Ronetix PM9G45 */
eb6e608b 27#define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9G45"
b5d289fc 28
a3e09cc2
AD
29#define MACH_TYPE_PM9G45 2672
30#define CONFIG_MACH_TYPE MACH_TYPE_PM9G45
31
b5d289fc
AD
32/* ARM asynchronous clock */
33#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
eb6e608b 34#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
eb6e608b 35#define CONFIG_SYS_TEXT_BASE 0x73f00000
b5d289fc
AD
36
37#define CONFIG_ARCH_CPU_INIT
38
39#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
40#define CONFIG_SETUP_MEMORY_TAGS 1
41#define CONFIG_INITRD_TAG 1
42
43#define CONFIG_SKIP_LOWLEVEL_INIT
c4df2149 44#define CONFIG_BOARD_EARLY_INIT_F
b5d289fc
AD
45
46/*
47 * Hardware drivers
48 */
49#define CONFIG_AT91_GPIO 1
50#define CONFIG_ATMEL_USART 1
eb6e608b
AD
51#define CONFIG_USART_BASE ATMEL_BASE_DBGU
52#define CONFIG_USART_ID ATMEL_ID_SYS
b5d289fc
AD
53
54#define CONFIG_SYS_USE_NANDFLASH 1
55
56/* LED */
57#define CONFIG_AT91_LED
bcf9fe37
AB
58#define CONFIG_RED_LED GPIO_PIN_PD(31) /* this is the user1 led */
59#define CONFIG_GREEN_LED GPIO_PIN_PD(0) /* this is the user2 led */
b5d289fc
AD
60
61#define CONFIG_BOOTDELAY 3
62
63/*
64 * BOOTP options
65 */
66#define CONFIG_BOOTP_BOOTFILESIZE 1
67#define CONFIG_BOOTP_BOOTPATH 1
68#define CONFIG_BOOTP_GATEWAY 1
69#define CONFIG_BOOTP_HOSTNAME 1
70
71/*
72 * Command line configuration.
73 */
37ee3ccc 74#define CONFIG_CMD_CACHE
b5d289fc 75#define CONFIG_CMD_NAND 1
b5d289fc
AD
76
77#define CONFIG_CMD_JFFS2 1
78#define CONFIG_JFFS2_CMDLINE 1
79#define CONFIG_JFFS2_NAND 1
80#define CONFIG_JFFS2_DEV "nand0" /* NAND dev jffs2 lives on */
81#define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
82#define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition */
83
84/* SDRAM */
85#define CONFIG_NR_DRAM_BANKS 1
86#define PHYS_SDRAM 0x70000000
87#define PHYS_SDRAM_SIZE 0x08000000 /* 128 megs */
88
89/* NOR flash, not available */
90#define CONFIG_SYS_NO_FLASH 1
b5d289fc
AD
91
92/* NAND flash */
93#ifdef CONFIG_CMD_NAND
b5d289fc
AD
94#define CONFIG_NAND_ATMEL
95#define CONFIG_SYS_MAX_NAND_DEVICE 1
96#define CONFIG_SYS_NAND_BASE 0x40000000
97#define CONFIG_SYS_NAND_DBW_8 1
98/* our ALE is AD21 */
99#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
100/* our CLE is AD22 */
101#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
ac45bb16
AB
102#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
103#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PD(3)
b5d289fc
AD
104
105#endif
106
107/* Ethernet */
108#define CONFIG_MACB 1
109#define CONFIG_RMII 1
b5d289fc
AD
110#define CONFIG_NET_RETRY_COUNT 20
111#define CONFIG_RESET_PHY_R 1
112
113/* USB */
114#define CONFIG_USB_ATMEL
dcd2f1a0 115#define CONFIG_USB_ATMEL_CLK_SEL_UPLL
b5d289fc
AD
116#define CONFIG_USB_OHCI_NEW 1
117#define CONFIG_DOS_PARTITION 1
118#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
119#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00700000 /* _UHP_OHCI_BASE */
120#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g45"
121#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
122#define CONFIG_USB_STORAGE 1
123
124/* board specific(not enough SRAM) */
125#define CONFIG_AT91SAM9G45_LCD_BASE PHYS_SDRAM + 0xE00000
126
127#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM + 0x2000000 /* load addr */
128
129#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
130#define CONFIG_SYS_MEMTEST_END CONFIG_AT91SAM9G45_LCD_BASE
131
132/* bootstrap + u-boot + env + linux in nandflash */
133#define CONFIG_ENV_IS_IN_NAND 1
134#define CONFIG_ENV_OFFSET 0x60000
135#define CONFIG_ENV_OFFSET_REDUND 0x80000
136#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
137#define CONFIG_BOOTCOMMAND "nand read 0x72000000 0x200000 0x200000; bootm"
138#define CONFIG_BOOTARGS "fbcon=rotate:3 console=tty0 " \
139 "console=ttyS0,115200 " \
140 "root=/dev/mtdblock4 " \
141 "mtdparts=atmel_nand:128k(bootstrap)ro," \
142 "256k(uboot)ro,1664k(env)," \
143 "2M(linux)ro,-(root) rw " \
144 "rootfstype=jffs2"
145
146#define CONFIG_BAUDRATE 115200
b5d289fc 147
b5d289fc
AD
148#define CONFIG_SYS_CBSIZE 256
149#define CONFIG_SYS_MAXARGS 16
150#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
151 sizeof(CONFIG_SYS_PROMPT) + 16)
152#define CONFIG_SYS_LONGHELP 1
153#define CONFIG_CMDLINE_EDITING 1
154#define CONFIG_AUTO_COMPLETE
b5d289fc
AD
155
156/*
157 * Size of malloc() pool
158 */
159#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024,\
160 0x1000)
b5d289fc 161
510f794c
AD
162#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
163#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
164 GENERATED_GBL_DATA_SIZE)
165
b5d289fc 166#endif