]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/r2dplus.h
Convert CONFIG_BOOTP_BOOTPATH et al to Kconfig
[people/ms/u-boot.git] / include / configs / r2dplus.h
CommitLineData
f5e2466f
NI
1#ifndef __CONFIG_H
2#define __CONFIG_H
3
f5e2466f 4#define CONFIG_CPU_SH7751 1
f5e2466f
NI
5#define __LITTLE_ENDIAN__ 1
6
18a40e84
VZ
7#define CONFIG_DISPLAY_BOARDINFO
8
f5e2466f 9/* SCIF */
f5e2466f 10#define CONFIG_CONS_SCIF1 1
f5e2466f 11
f5e2466f
NI
12#define CONFIG_ENV_OVERWRITE 1
13
f5e2466f 14/* SDRAM */
76527047
VZ
15#define CONFIG_SYS_SDRAM_BASE 0x8C000000
16#define CONFIG_SYS_SDRAM_SIZE 0x04000000
6d0f6bcf 17
6d0f6bcf 18#define CONFIG_SYS_PBSIZE 256
f5e2466f 19
6d0f6bcf 20#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
14d0a02a 21#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
f5e2466f 22
6d0f6bcf 23#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
f5e2466f 24/* Address of u-boot image in Flash */
6d0f6bcf
JCPV
25#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
26#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
f5e2466f 27/* Size of DRAM reserved for malloc() use */
6d0f6bcf 28#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
6d0f6bcf 29#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
f5e2466f
NI
30
31/*
873d97aa 32 * NOR Flash ( Spantion S29GL256P )
f5e2466f 33 */
6d0f6bcf 34#define CONFIG_SYS_FLASH_CFI
00b1883a 35#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
36#define CONFIG_SYS_FLASH_BASE (0xA0000000)
37#define CONFIG_SYS_MAX_FLASH_BANKS (1)
38#define CONFIG_SYS_MAX_FLASH_SECT 256
39#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
f5e2466f 40
0e8d1586
JCPV
41#define CONFIG_ENV_SECT_SIZE 0x40000
42#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf 43#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
f5e2466f
NI
44
45/*
46 * SuperH Clock setting
47 */
48#define CONFIG_SYS_CLK_FREQ 60000000
684a501e
NI
49#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
50#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 51#define CONFIG_SYS_TMU_CLK_DIV 4
6d0f6bcf 52#define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
f5e2466f
NI
53
54/*
55 * IDE support
56 */
57#define CONFIG_IDE_RESET 1
6d0f6bcf
JCPV
58#define CONFIG_SYS_PIO_MODE 1
59#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
60#define CONFIG_SYS_IDE_MAXDEVICE 1
61#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
62#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
63#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
64#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
65#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
f2a37fcd 66#define CONFIG_IDE_SWAP_IO
f5e2466f
NI
67
68/*
69 * SuperH PCI Bridge Configration
70 */
f5e2466f
NI
71#define CONFIG_SH4_PCI
72#define CONFIG_SH7751_PCI
f5e2466f 73#define CONFIG_PCI_SCAN_SHOW 1
f5e2466f
NI
74#define __mem_pci
75
76#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
77#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
78#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
79#define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */
80#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
81#define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */
76527047
VZ
82#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
83#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
2db0e127 84#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
f5e2466f 85
f5e2466f 86#endif /* __CONFIG_H */