]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/sbc8548.h
Move CONFIG_OF_LIBFDT to Kconfig
[people/ms/u-boot.git] / include / configs / sbc8548.h
CommitLineData
9e3ed392 1/*
2738bc8d 2 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
9e3ed392
JH
3 * Copyright 2007 Embedded Specialties, Inc.
4 * Copyright 2004, 2007 Freescale Semiconductor.
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
9e3ed392
JH
7 */
8
9/*
10 * sbc8548 board configuration file
2738bc8d 11 * Please refer to doc/README.sbc8548 for more info.
9e3ed392
JH
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
2bf4207b 16
2738bc8d
PG
17/*
18 * Top level Makefile configuration choices
19 */
d24f2d32 20#ifdef CONFIG_PCI
842033e6 21#define CONFIG_PCI_INDIRECT_BRIDGE
2738bc8d
PG
22#define CONFIG_PCI1
23#endif
24
d24f2d32 25#ifdef CONFIG_66
2738bc8d
PG
26#define CONFIG_SYS_CLK_DIV 1
27#endif
28
d24f2d32 29#ifdef CONFIG_33
2738bc8d
PG
30#define CONFIG_SYS_CLK_DIV 2
31#endif
32
d24f2d32 33#ifdef CONFIG_PCIE
2738bc8d
PG
34#define CONFIG_PCIE1
35#endif
36
37/*
38 * High Level Configuration Options
39 */
9e3ed392
JH
40#define CONFIG_BOOKE 1 /* BOOKE */
41#define CONFIG_E500 1 /* BOOKE e500 family */
9e3ed392
JH
42#define CONFIG_MPC8548 1 /* MPC8548 specific */
43#define CONFIG_SBC8548 1 /* SBC8548 board specific */
44
f0aec4ea
PG
45/*
46 * If you want to boot from the SODIMM flash, instead of the soldered
47 * on flash, set this, and change JP12, SW2:8 accordingly.
48 */
49#undef CONFIG_SYS_ALT_BOOT
50
2ae18241 51#ifndef CONFIG_SYS_TEXT_BASE
f0aec4ea
PG
52#ifdef CONFIG_SYS_ALT_BOOT
53#define CONFIG_SYS_TEXT_BASE 0xfff00000
54#else
2ae18241
WD
55#define CONFIG_SYS_TEXT_BASE 0xfffa0000
56#endif
f0aec4ea 57#endif
2ae18241 58
9e3ed392 59#undef CONFIG_RIO
fdc7eb90
PG
60
61#ifdef CONFIG_PCI
62#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
63#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
64#endif
65#ifdef CONFIG_PCIE1
66#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
67#endif
9e3ed392
JH
68
69#define CONFIG_TSEC_ENET /* tsec ethernet support */
70#define CONFIG_ENV_OVERWRITE
9e3ed392 71
9e3ed392
JH
72#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
73
e2b159d0 74#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
9e3ed392 75
2738bc8d
PG
76/*
77 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
78 */
79#ifndef CONFIG_SYS_CLK_DIV
80#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
81#endif
82#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
9e3ed392
JH
83
84/*
85 * These can be toggled for performance analysis, otherwise use default.
86 */
87#define CONFIG_L2_CACHE /* toggle L2 cache */
88#define CONFIG_BTB /* toggle branch predition */
9e3ed392
JH
89
90/*
91 * Only possible on E500 Version 2 or newer cores.
92 */
93#define CONFIG_ENABLE_36BIT_PHYS 1
94
95#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
96
6d0f6bcf
JCPV
97#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
98#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
99#define CONFIG_SYS_MEMTEST_END 0x00400000
9e3ed392 100
e46fedfe
TT
101#define CONFIG_SYS_CCSRBAR 0xe0000000
102#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
9e3ed392 103
33b9079b 104/* DDR Setup */
5614e71b 105#define CONFIG_SYS_FSL_DDR2
33b9079b 106#undef CONFIG_FSL_DDR_INTERACTIVE
7e44f2b7
PG
107#undef CONFIG_DDR_ECC /* only for ECC DDR module */
108/*
109 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
110 * to collide, meaning you couldn't reliably read either. So
111 * physically remove the LBC PC100 SDRAM module from the board
3e3262bd
PG
112 * before enabling the two SPD options below, or check that you
113 * have the hardware fix on your board via "i2c probe" and looking
114 * for a device at 0x53.
7e44f2b7 115 */
33b9079b
KG
116#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
117#undef CONFIG_DDR_SPD
33b9079b
KG
118
119#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
120#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
121
6d0f6bcf
JCPV
122#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
123#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
33b9079b
KG
124#define CONFIG_VERY_BIG_RAM
125
126#define CONFIG_NUM_DDR_CONTROLLERS 1
127#define CONFIG_DIMM_SLOTS_PER_CTLR 1
128#define CONFIG_CHIP_SELECTS_PER_CTRL 2
9e3ed392 129
3e3262bd
PG
130/*
131 * The hardware fix for the I2C address collision puts the DDR
132 * SPD at 0x53, but if we are running on an older board w/o the
133 * fix, it will still be at 0x51. We check 0x53 1st.
134 */
33b9079b 135#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
3e3262bd 136#define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */
9e3ed392
JH
137
138/*
139 * Make sure required options are set
140 */
141#ifndef CONFIG_SPD_EEPROM
6d0f6bcf 142 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
2a6b3b74 143 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
9e3ed392
JH
144#endif
145
146#undef CONFIG_CLOCKS_IN_MHZ
147
148/*
149 * FLASH on the Local Bus
150 * Two banks, one 8MB the other 64MB, using the CFI driver.
f0aec4ea
PG
151 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
152 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
153 *
154 * Default:
155 * ec00_0000 efff_ffff 64MB SODIMM
156 * ff80_0000 ffff_ffff 8MB soldered flash
9e3ed392 157 *
f0aec4ea
PG
158 * Alternate:
159 * ef80_0000 efff_ffff 8MB soldered flash
160 * fc00_0000 ffff_ffff 64MB SODIMM
161 *
162 * BR0_8M:
9e3ed392
JH
163 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
164 * Port Size = 8 bits = BRx[19:20] = 01
165 * Use GPCM = BRx[24:26] = 000
166 * Valid = BRx[31] = 1
167 *
f0aec4ea
PG
168 * BR0_64M:
169 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
9e3ed392 170 * Port Size = 32 bits = BRx[19:20] = 11
f0aec4ea
PG
171 *
172 * 0 4 8 12 16 20 24 28
173 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
174 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
175 */
176#define CONFIG_SYS_BR0_8M 0xff800801
177#define CONFIG_SYS_BR0_64M 0xfc001801
178
179/*
180 * BR6_8M:
181 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
182 * Port Size = 8 bits = BRx[19:20] = 01
9e3ed392
JH
183 * Use GPCM = BRx[24:26] = 000
184 * Valid = BRx[31] = 1
f0aec4ea
PG
185
186 * BR6_64M:
187 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
188 * Port Size = 32 bits = BRx[19:20] = 11
9e3ed392
JH
189 *
190 * 0 4 8 12 16 20 24 28
f0aec4ea
PG
191 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
192 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
193 */
194#define CONFIG_SYS_BR6_8M 0xef800801
195#define CONFIG_SYS_BR6_64M 0xec001801
196
197/*
198 * OR0_8M:
9e3ed392
JH
199 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
200 * XAM = OR0[17:18] = 11
201 * CSNT = OR0[20] = 1
202 * ACS = half cycle delay = OR0[21:22] = 11
203 * SCY = 6 = OR0[24:27] = 0110
204 * TRLX = use relaxed timing = OR0[29] = 1
205 * EAD = use external address latch delay = OR0[31] = 1
206 *
f0aec4ea
PG
207 * OR0_64M:
208 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
9e3ed392 209 *
f0aec4ea
PG
210 *
211 * 0 4 8 12 16 20 24 28
212 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
213 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
214 */
215#define CONFIG_SYS_OR0_8M 0xff806e65
216#define CONFIG_SYS_OR0_64M 0xfc006e65
217
218/*
219 * OR6_8M:
220 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
9e3ed392
JH
221 * XAM = OR6[17:18] = 11
222 * CSNT = OR6[20] = 1
223 * ACS = half cycle delay = OR6[21:22] = 11
224 * SCY = 6 = OR6[24:27] = 0110
225 * TRLX = use relaxed timing = OR6[29] = 1
226 * EAD = use external address latch delay = OR6[31] = 1
227 *
f0aec4ea
PG
228 * OR6_64M:
229 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
230 *
9e3ed392 231 * 0 4 8 12 16 20 24 28
f0aec4ea
PG
232 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
233 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
9e3ed392 234 */
f0aec4ea
PG
235#define CONFIG_SYS_OR6_8M 0xff806e65
236#define CONFIG_SYS_OR6_64M 0xfc006e65
9e3ed392 237
f0aec4ea 238#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
6d0f6bcf 239#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
3fd673cf 240#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
9e3ed392 241
f0aec4ea
PG
242#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
243#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
244
245#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
246#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
247#else /* JP12 in alternate position */
248#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
249#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
9e3ed392 250
f0aec4ea
PG
251#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
252#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
253
254#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
255#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
256#endif
9e3ed392 257
f0aec4ea 258#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
9b3ba24f
PG
259#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
260 CONFIG_SYS_ALT_FLASH}
261#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
262#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
6d0f6bcf
JCPV
263#undef CONFIG_SYS_FLASH_CHECKSUM
264#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
265#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
9e3ed392 266
14d0a02a 267#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
9e3ed392 268
00b1883a 269#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
270#define CONFIG_SYS_FLASH_CFI
271#define CONFIG_SYS_FLASH_EMPTY_INFO
9e3ed392
JH
272
273/* CS5 = Local bus peripherals controlled by the EPLD */
274
6d0f6bcf
JCPV
275#define CONFIG_SYS_BR5_PRELIM 0xf8000801
276#define CONFIG_SYS_OR5_PRELIM 0xff006e65
277#define CONFIG_SYS_EPLD_BASE 0xf8000000
278#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
279#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
280#define CONFIG_SYS_BD_REV 0xf8300000
281#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
9e3ed392
JH
282
283/*
11d5a629 284 * SDRAM on the Local Bus (CS3 and CS4)
7e44f2b7
PG
285 * Note that most boards have a hardware errata where both the
286 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
287 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
3e3262bd 288 * A hardware workaround is also available, see README.sbc8548 file.
9e3ed392 289 */
6d0f6bcf 290#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
11d5a629 291#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
9e3ed392
JH
292
293/*
11d5a629 294 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
6d0f6bcf 295 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
9e3ed392
JH
296 *
297 * For BR3, need:
298 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
299 * port-size = 32-bits = BR2[19:20] = 11
300 * no parity checking = BR2[21:22] = 00
301 * SDRAM for MSEL = BR2[24:26] = 011
302 * Valid = BR[31] = 1
303 *
304 * 0 4 8 12 16 20 24 28
305 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
306 *
307 */
308
6d0f6bcf 309#define CONFIG_SYS_BR3_PRELIM 0xf0001861
9e3ed392
JH
310
311/*
11d5a629 312 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
9e3ed392
JH
313 *
314 * For OR3, need:
315 * 64MB mask for AM, OR3[0:7] = 1111 1100
316 * XAM, OR3[17:18] = 11
317 * 10 columns OR3[19-21] = 011
318 * 12 rows OR3[23-25] = 011
319 * EAD set for extra time OR[31] = 0
320 *
321 * 0 4 8 12 16 20 24 28
322 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
323 */
324
6d0f6bcf 325#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
9e3ed392 326
11d5a629
PG
327/*
328 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
329 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
330 *
331 * For BR4, need:
332 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
333 * port-size = 32-bits = BR2[19:20] = 11
334 * no parity checking = BR2[21:22] = 00
335 * SDRAM for MSEL = BR2[24:26] = 011
336 * Valid = BR[31] = 1
337 *
338 * 0 4 8 12 16 20 24 28
339 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
340 *
341 */
342
343#define CONFIG_SYS_BR4_PRELIM 0xf4001861
344
345/*
346 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
347 *
348 * For OR4, need:
349 * 64MB mask for AM, OR3[0:7] = 1111 1100
350 * XAM, OR3[17:18] = 11
351 * 10 columns OR3[19-21] = 011
352 * 12 rows OR3[23-25] = 011
353 * EAD set for extra time OR[31] = 0
354 *
355 * 0 4 8 12 16 20 24 28
356 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
357 */
358
359#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
360
6d0f6bcf
JCPV
361#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
362#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
363#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
364#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
9e3ed392 365
9e3ed392
JH
366/*
367 * Common settings for all Local Bus SDRAM commands.
9e3ed392 368 */
b0fe93ed 369#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
5f4c6f0d
PG
370 | LSDMR_BSMA1516 \
371 | LSDMR_PRETOACT3 \
372 | LSDMR_ACTTORW3 \
373 | LSDMR_BUFCMD \
b0fe93ed 374 | LSDMR_BL8 \
5f4c6f0d 375 | LSDMR_WRC2 \
b0fe93ed 376 | LSDMR_CL3 \
9e3ed392
JH
377 )
378
5f4c6f0d
PG
379#define CONFIG_SYS_LBC_LSDMR_PCHALL \
380 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
381#define CONFIG_SYS_LBC_LSDMR_ARFRSH \
382 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
383#define CONFIG_SYS_LBC_LSDMR_MRW \
384 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
385#define CONFIG_SYS_LBC_LSDMR_RFEN \
386 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
387
6d0f6bcf
JCPV
388#define CONFIG_SYS_INIT_RAM_LOCK 1
389#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 390#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
9e3ed392 391
6d0f6bcf 392#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
9e3ed392 393
25ddd1fb 394#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 395#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9e3ed392 396
dd9ca98f
PG
397/*
398 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
14d0a02a 399 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
dd9ca98f 400 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
14d0a02a 401 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
dd9ca98f
PG
402 * thing for MONITOR_LEN in both cases.
403 */
14d0a02a 404#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
f0aec4ea 405#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
9e3ed392
JH
406
407/* Serial Port */
408#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
409#define CONFIG_SYS_NS16550_SERIAL
410#define CONFIG_SYS_NS16550_REG_SIZE 1
2738bc8d 411#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
9e3ed392 412
6d0f6bcf 413#define CONFIG_SYS_BAUDRATE_TABLE \
9e3ed392
JH
414 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
415
6d0f6bcf
JCPV
416#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
417#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
9e3ed392
JH
418
419/* Use the HUSH parser */
6d0f6bcf 420#define CONFIG_SYS_HUSH_PARSER
9e3ed392
JH
421
422/* pass open firmware flat tree */
9e3ed392
JH
423#define CONFIG_OF_BOARD_SETUP 1
424#define CONFIG_OF_STDOUT_VIA_ALIAS 1
425
426/*
427 * I2C
428 */
00f792e0
HS
429#define CONFIG_SYS_I2C
430#define CONFIG_SYS_I2C_FSL
431#define CONFIG_SYS_FSL_I2C_SPEED 400000
432#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
433#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
6d0f6bcf 434#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
9e3ed392
JH
435
436/*
437 * General PCI
438 * Memory space is mapped 1-1, but I/O space must start from 0.
439 */
fdc7eb90 440#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
6d0f6bcf 441#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
9e3ed392 442
fdc7eb90
PG
443#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
444#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
445#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
6d0f6bcf 446#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
fdc7eb90
PG
447#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
448#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
449#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
450#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
9e3ed392
JH
451
452#ifdef CONFIG_PCIE1
fdc7eb90
PG
453#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
454#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
455#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
6d0f6bcf 456#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
fdc7eb90
PG
457#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
458#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
459#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
460#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
9e3ed392
JH
461#endif
462
463#ifdef CONFIG_RIO
464/*
465 * RapidIO MMU
466 */
6d0f6bcf
JCPV
467#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
468#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
9e3ed392
JH
469#endif
470
9e3ed392
JH
471#if defined(CONFIG_PCI)
472
9e3ed392
JH
473#define CONFIG_PCI_PNP /* do pci plug-and-play */
474
475#undef CONFIG_EEPRO100
476#undef CONFIG_TULIP
477
fdc7eb90 478#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
9e3ed392 479
9e3ed392
JH
480#endif /* CONFIG_PCI */
481
482
483#if defined(CONFIG_TSEC_ENET)
484
9e3ed392
JH
485#define CONFIG_MII 1 /* MII PHY management */
486#define CONFIG_TSEC1 1
487#define CONFIG_TSEC1_NAME "eTSEC0"
488#define CONFIG_TSEC2 1
489#define CONFIG_TSEC2_NAME "eTSEC1"
9e3ed392
JH
490#undef CONFIG_MPC85XX_FEC
491
58da8890
PG
492#define TSEC1_PHY_ADDR 0x19
493#define TSEC2_PHY_ADDR 0x1a
9e3ed392
JH
494
495#define TSEC1_PHYIDX 0
496#define TSEC2_PHYIDX 0
bd93105f 497
9e3ed392
JH
498#define TSEC1_FLAGS TSEC_GIGABIT
499#define TSEC2_FLAGS TSEC_GIGABIT
9e3ed392
JH
500
501/* Options are: eTSEC[0-3] */
502#define CONFIG_ETHPRIME "eTSEC0"
503#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
504#endif /* CONFIG_TSEC_ENET */
505
506/*
507 * Environment
508 */
5a1aceb0 509#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586 510#define CONFIG_ENV_SIZE 0x2000
14d0a02a 511#if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
dd9ca98f
PG
512#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
513#define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
14d0a02a 514#elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
dd9ca98f
PG
515#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
516#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
517#else
518#warning undefined environment size/location.
519#endif
9e3ed392
JH
520
521#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 522#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
9e3ed392
JH
523
524/*
525 * BOOTP options
526 */
527#define CONFIG_BOOTP_BOOTFILESIZE
528#define CONFIG_BOOTP_BOOTPATH
529#define CONFIG_BOOTP_GATEWAY
530#define CONFIG_BOOTP_HOSTNAME
531
532
533/*
534 * Command line configuration.
535 */
9e3ed392
JH
536#define CONFIG_CMD_PING
537#define CONFIG_CMD_I2C
538#define CONFIG_CMD_MII
199e262e 539#define CONFIG_CMD_REGINFO
9e3ed392
JH
540
541#if defined(CONFIG_PCI)
542 #define CONFIG_CMD_PCI
543#endif
544
545
546#undef CONFIG_WATCHDOG /* watchdog disabled */
547
548/*
549 * Miscellaneous configurable options
550 */
ad22f927 551#define CONFIG_CMDLINE_EDITING /* undef to save memory */
5be58f5f 552#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf
JCPV
553#define CONFIG_SYS_LONGHELP /* undef to save memory */
554#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
9e3ed392 555#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 556#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
9e3ed392 557#else
6d0f6bcf 558#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
9e3ed392 559#endif
6d0f6bcf
JCPV
560#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
561#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
562#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
9e3ed392
JH
563
564/*
565 * For booting Linux, the board info and command line data
566 * have to be in the first 8 MB of memory, since this is
567 * the maximum mapped by the Linux kernel during initialization.
568 */
6d0f6bcf 569#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
9e3ed392 570
9e3ed392
JH
571#if defined(CONFIG_CMD_KGDB)
572#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
9e3ed392
JH
573#endif
574
575/*
576 * Environment Configuration
577 */
9e3ed392
JH
578#if defined(CONFIG_TSEC_ENET)
579#define CONFIG_HAS_ETH0
9e3ed392 580#define CONFIG_HAS_ETH1
9e3ed392
JH
581#endif
582
583#define CONFIG_IPADDR 192.168.0.55
584
585#define CONFIG_HOSTNAME sbc8548
8b3637c6 586#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
b3f44c21 587#define CONFIG_BOOTFILE "/uImage"
9e3ed392
JH
588#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
589
590#define CONFIG_SERVERIP 192.168.0.2
591#define CONFIG_GATEWAYIP 192.168.0.1
592#define CONFIG_NETMASK 255.255.255.0
593
594#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
595
596#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
597#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
598
599#define CONFIG_BAUDRATE 115200
600
601#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
602"netdev=eth0\0" \
603"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
604"tftpflash=tftpboot $loadaddr $uboot; " \
605 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
606 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
607 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
608 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
609 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
610"consoledev=ttyS0\0" \
611"ramdiskaddr=2000000\0" \
612"ramdiskfile=uRamdisk\0" \
613"fdtaddr=c00000\0" \
614"fdtfile=sbc8548.dtb\0"
9e3ed392
JH
615
616#define CONFIG_NFSBOOTCOMMAND \
617 "setenv bootargs root=/dev/nfs rw " \
618 "nfsroot=$serverip:$rootpath " \
619 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
620 "console=$consoledev,$baudrate $othbootargs;" \
621 "tftp $loadaddr $bootfile;" \
622 "tftp $fdtaddr $fdtfile;" \
623 "bootm $loadaddr - $fdtaddr"
624
625
626#define CONFIG_RAMBOOTCOMMAND \
627 "setenv bootargs root=/dev/ram rw " \
628 "console=$consoledev,$baudrate $othbootargs;" \
629 "tftp $ramdiskaddr $ramdiskfile;" \
630 "tftp $loadaddr $bootfile;" \
631 "tftp $fdtaddr $fdtfile;" \
632 "bootm $loadaddr $ramdiskaddr $fdtaddr"
633
634#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
635
636#endif /* __CONFIG_H */