]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/sh7752evb.h
Convert CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE to Kconfig
[people/ms/u-boot.git] / include / configs / sh7752evb.h
CommitLineData
1a2621ba
YS
1/*
2 * Configuation settings for the sh7752evb board
3 *
4 * Copyright (C) 2012 Renesas Solutions Corp.
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
1a2621ba
YS
7 */
8
9#ifndef __SH7752EVB_H
10#define __SH7752EVB_H
11
12#undef DEBUG
1a2621ba
YS
13#define CONFIG_CPU_SH7752 1
14#define CONFIG_SH7752EVB 1
15
16#define CONFIG_SYS_TEXT_BASE 0x5ff80000
17#define CONFIG_SYS_LDSCRIPT "board/renesas/sh7752evb/u-boot.lds"
18
1a2621ba
YS
19#define CONFIG_CMD_DFL
20#define CONFIG_CMD_SDRAM
1a2621ba
YS
21#define CONFIG_CMD_MD5SUM
22#define CONFIG_MD5
1a2621ba
YS
23#define CONFIG_DOS_PARTITION
24#define CONFIG_MAC_PARTITION
25
26#define CONFIG_BAUDRATE 115200
1a2621ba
YS
27#define CONFIG_BOOTARGS "console=ttySC2,115200 root=/dev/nfs ip=dhcp"
28
1a2621ba
YS
29#undef CONFIG_SHOW_BOOT_PROGRESS
30#define CONFIG_CMDLINE_EDITING
31#define CONFIG_AUTO_COMPLETE
32
33/* MEMORY */
34#define SH7752EVB_SDRAM_BASE (0x40000000)
35#define SH7752EVB_SDRAM_SIZE (512 * 1024 * 1024)
36
37#define CONFIG_SYS_LONGHELP
1a2621ba
YS
38#define CONFIG_SYS_CBSIZE 256
39#define CONFIG_SYS_PBSIZE 256
40#define CONFIG_SYS_MAXARGS 16
41#define CONFIG_SYS_BARGSIZE 512
42#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
43
44/* SCIF */
45#define CONFIG_SCIF_CONSOLE 1
46#define CONFIG_CONS_SCIF2 1
47#undef CONFIG_SYS_CONSOLE_INFO_QUIET
1a2621ba
YS
48
49#define CONFIG_SYS_MEMTEST_START (SH7752EVB_SDRAM_BASE)
50#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
51 480 * 1024 * 1024)
52#undef CONFIG_SYS_ALT_MEMTEST
53#undef CONFIG_SYS_MEMTEST_SCRATCH
54#undef CONFIG_SYS_LOADS_BAUD_CHANGE
55
56#define CONFIG_SYS_SDRAM_BASE (SH7752EVB_SDRAM_BASE)
57#define CONFIG_SYS_SDRAM_SIZE (SH7752EVB_SDRAM_SIZE)
58#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + \
59 128 * 1024 * 1024)
60
61#define CONFIG_SYS_MONITOR_BASE 0x00000000
62#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
63#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
64#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
65
66/* FLASH */
67#define CONFIG_SYS_NO_FLASH
68
69/* Ether */
70#define CONFIG_SH_ETHER 1
71#define CONFIG_SH_ETHER_USE_PORT 0
72#define CONFIG_SH_ETHER_PHY_ADDR 18
73#define CONFIG_SH_ETHER_CACHE_WRITEBACK 1
74#define CONFIG_SH_ETHER_USE_GETHER 1
75#define CONFIG_PHYLIB
76#define CONFIG_BITBANGMII
77#define CONFIG_BITBANGMII_MULTI
78#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RGMII
79#define CONFIG_PHY_VITESSE
80
81#define SH7752EVB_ETHERNET_MAC_BASE_SPI 0x00090000
82#define SH7752EVB_SPI_SECTOR_SIZE (64 * 1024)
83#define SH7752EVB_ETHERNET_MAC_BASE SH7752EVB_ETHERNET_MAC_BASE_SPI
84#define SH7752EVB_ETHERNET_MAC_SIZE 17
85#define SH7752EVB_ETHERNET_NUM_CH 2
86#define CONFIG_BOARD_LATE_INIT
87
88/* SPI */
89#define CONFIG_SH_SPI 1
90#define CONFIG_SH_SPI_BASE 0xfe002000
1a2621ba
YS
91
92/* MMCIF */
93#define CONFIG_MMC 1
94#define CONFIG_GENERIC_MMC 1
95#define CONFIG_SH_MMCIF 1
96#define CONFIG_SH_MMCIF_ADDR 0xffcb0000
97#define CONFIG_SH_MMCIF_CLK 48000000
98
99/* ENV setting */
100#define CONFIG_ENV_IS_EMBEDDED
101#define CONFIG_ENV_IS_IN_SPI_FLASH
102#define CONFIG_ENV_SECT_SIZE (64 * 1024)
103#define CONFIG_ENV_ADDR (0x00080000)
104#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR)
105#define CONFIG_ENV_OVERWRITE 1
106#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
107#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
108#define CONFIG_EXTRA_ENV_SETTINGS \
109 "netboot=bootp; bootm\0"
110
111/* Board Clock */
112#define CONFIG_SYS_CLK_FREQ 48000000
684a501e
NI
113#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
114#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
1a2621ba 115#define CONFIG_SYS_TMU_CLK_DIV 4
1a2621ba 116#endif /* __SH7752EVB_H */