]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/sh7757lcr.h
flash: complete CONFIG_SYS_NO_FLASH move with renaming
[people/ms/u-boot.git] / include / configs / sh7757lcr.h
CommitLineData
8e9c897b
YS
1/*
2 * Configuation settings for the sh7757lcr board
3 *
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
8e9c897b
YS
7 */
8
9#ifndef __SH7757LCR_H
10#define __SH7757LCR_H
11
8e9c897b
YS
12#define CONFIG_CPU_SH7757 1
13#define CONFIG_SH7757LCR 1
3ed81645 14#define CONFIG_SH7757LCR_DDR_ECC 1
8e9c897b
YS
15
16#define CONFIG_SYS_TEXT_BASE 0x8ef80000
8e9c897b 17
8e9c897b 18#define CONFIG_CMD_SDRAM
8e9c897b
YS
19#define CONFIG_CMD_MD5SUM
20#define CONFIG_MD5
8e9c897b
YS
21
22#define CONFIG_BAUDRATE 115200
8e9c897b
YS
23#define CONFIG_BOOTARGS "console=ttySC2,115200 root=/dev/nfs ip=dhcp"
24
18a40e84 25#define CONFIG_DISPLAY_BOARDINFO
8e9c897b
YS
26#undef CONFIG_SHOW_BOOT_PROGRESS
27
28/* MEMORY */
29#define SH7757LCR_SDRAM_BASE (0x80000000)
30#define SH7757LCR_SDRAM_SIZE (240 * 1024 * 1024)
31#define SH7757LCR_SDRAM_ECC_SETTING 0x0f000000 /* 240MByte */
32#define SH7757LCR_SDRAM_DVC_SIZE (16 * 1024 * 1024)
33
34#define CONFIG_SYS_LONGHELP
8e9c897b
YS
35#define CONFIG_SYS_CBSIZE 256
36#define CONFIG_SYS_PBSIZE 256
37#define CONFIG_SYS_MAXARGS 16
38#define CONFIG_SYS_BARGSIZE 512
39#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
40
41/* SCIF */
42#define CONFIG_SCIF_CONSOLE 1
43#define CONFIG_CONS_SCIF2 1
8e9c897b
YS
44
45#define CONFIG_SYS_MEMTEST_START (SH7757LCR_SDRAM_BASE)
46#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
47 224 * 1024 * 1024)
48#undef CONFIG_SYS_ALT_MEMTEST
49#undef CONFIG_SYS_MEMTEST_SCRATCH
50#undef CONFIG_SYS_LOADS_BAUD_CHANGE
51
52#define CONFIG_SYS_SDRAM_BASE (SH7757LCR_SDRAM_BASE)
53#define CONFIG_SYS_SDRAM_SIZE (SH7757LCR_SDRAM_SIZE)
54#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + \
55 (128 + 16) * 1024 * 1024)
56
57#define CONFIG_SYS_MONITOR_BASE 0x00000000
58#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
59#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
60#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
61
8e9c897b 62/* Ether */
8e9c897b
YS
63#define CONFIG_SH_ETHER 1
64#define CONFIG_SH_ETHER_USE_PORT 0
65#define CONFIG_SH_ETHER_PHY_ADDR 1
66#define CONFIG_SH_ETHER_CACHE_WRITEBACK 1
0c2a37a5
YS
67#define CONFIG_PHYLIB
68#define CONFIG_BITBANGMII
69#define CONFIG_BITBANGMII_MULTI
a80a6619 70#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
8e9c897b
YS
71
72#define SH7757LCR_ETHERNET_MAC_BASE_SPI 0x000b0000
73#define SH7757LCR_SPI_SECTOR_SIZE (64 * 1024)
74#define SH7757LCR_ETHERNET_MAC_BASE SH7757LCR_ETHERNET_MAC_BASE_SPI
75#define SH7757LCR_ETHERNET_MAC_SIZE 17
76#define SH7757LCR_ETHERNET_NUM_CH 2
8e9c897b
YS
77
78/* Gigabit Ether */
79#define SH7757LCR_GIGA_ETHERNET_NUM_CH 2
80
81/* SPI */
82#define CONFIG_SH_SPI 1
83#define CONFIG_SH_SPI_BASE 0xfe002000
8e9c897b 84
566f63d5 85/* MMCIF */
566f63d5
YS
86#define CONFIG_SH_MMCIF 1
87#define CONFIG_SH_MMCIF_ADDR 0xffcb0000
88#define CONFIG_SH_MMCIF_CLK 48000000
89
8e9c897b
YS
90/* SH7757 board */
91#define SH7757LCR_SDRAM_PHYS_TOP 0x40000000
92#define SH7757LCR_GRA_OFFSET 0x1f000000
93#define SH7757LCR_PCIEBRG_ADDR_B0 0x000a0000
94#define SH7757LCR_PCIEBRG_SIZE_B0 (64 * 1024)
95#define SH7757LCR_PCIEBRG_ADDR 0x00090000
96#define SH7757LCR_PCIEBRG_SIZE (96 * 1024)
97
98/* ENV setting */
99#define CONFIG_ENV_IS_EMBEDDED
100#define CONFIG_ENV_IS_IN_SPI_FLASH
101#define CONFIG_ENV_SECT_SIZE (64 * 1024)
102#define CONFIG_ENV_ADDR (0x00080000)
103#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR)
104#define CONFIG_ENV_OVERWRITE 1
105#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
106#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
107#define CONFIG_EXTRA_ENV_SETTINGS \
108 "netboot=bootp; bootm\0"
109
110/* Board Clock */
111#define CONFIG_SYS_CLK_FREQ 48000000
684a501e
NI
112#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
113#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
8e9c897b 114#define CONFIG_SYS_TMU_CLK_DIV 4
8e9c897b 115#endif /* __SH7757LCR_H */