]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/smdk2410.h
configs: Re-sync HUSH options
[people/ms/u-boot.git] / include / configs / smdk2410.h
CommitLineData
81a8824f
WD
1/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
792a09eb 5 * Gary Jennejohn <garyj@denx.de>
81a8824f
WD
6 * David Mueller <d.mueller@elsoft.ch>
7 *
8 * Configuation settings for the SAMSUNG SMDK2410 board.
9 *
1a459660 10 * SPDX-License-Identifier: GPL-2.0+
81a8824f
WD
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
81a8824f
WD
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
f2168440 20#define CONFIG_S3C24X0 /* This is a SAMSUNG S3C24x0-type SoC */
d0b375f6
DMEA
21#define CONFIG_S3C2410 /* specifically a SAMSUNG S3C2410 SoC */
22#define CONFIG_SMDK2410 /* on a SAMSUNG SMDK2410 Board */
81a8824f 23
4479fc5b
DMEA
24#define CONFIG_SYS_TEXT_BASE 0x0
25
7e2e04fe 26
d0b375f6 27#define CONFIG_SYS_ARM_CACHE_WRITETHROUGH
81a8824f 28
d0b375f6
DMEA
29/* input clock of PLL (the SMDK2410 has 12MHz input clock) */
30#define CONFIG_SYS_CLK_FREQ 12000000
81a8824f 31
d0b375f6
DMEA
32#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
33#define CONFIG_SETUP_MEMORY_TAGS
34#define CONFIG_INITRD_TAG
81a8824f
WD
35
36/*
37 * Hardware drivers
38 */
b1c0eaac
BW
39#define CONFIG_CS8900 /* we have a CS8900 on-board */
40#define CONFIG_CS8900_BASE 0x19000300
41#define CONFIG_CS8900_BUS16 /* the Linux driver does accesses as shorts */
81a8824f
WD
42
43/*
44 * select serial console configuration
45 */
300f99f4 46#define CONFIG_S3C24X0_SERIAL
d0b375f6
DMEA
47#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on SMDK2410 */
48
49/************************************************************
50 * USB support (currently only works with D-cache off)
51 ************************************************************/
52#define CONFIG_USB_OHCI
fb24ffc0 53#define CONFIG_USB_OHCI_S3C24XX
d0b375f6
DMEA
54#define CONFIG_USB_KEYBOARD
55#define CONFIG_USB_STORAGE
56#define CONFIG_DOS_PARTITION
81a8824f 57
48b42616
WD
58/************************************************************
59 * RTC
60 ************************************************************/
d0b375f6 61#define CONFIG_RTC_S3C24X0
48b42616 62
81a8824f
WD
63
64#define CONFIG_BAUDRATE 115200
65
079a136c
JL
66/*
67 * BOOTP options
68 */
69#define CONFIG_BOOTP_BOOTFILESIZE
70#define CONFIG_BOOTP_BOOTPATH
71#define CONFIG_BOOTP_GATEWAY
72#define CONFIG_BOOTP_HOSTNAME
73
46da1e96
JL
74/*
75 * Command line configuration.
76 */
d0b375f6 77#define CONFIG_CMD_BSP
46da1e96 78#define CONFIG_CMD_CACHE
46da1e96 79#define CONFIG_CMD_DATE
d0b375f6 80#define CONFIG_CMD_DHCP
d0b375f6
DMEA
81#define CONFIG_CMD_NAND
82#define CONFIG_CMD_PING
83#define CONFIG_CMD_REGINFO
84#define CONFIG_CMD_USB
85
d0b375f6
DMEA
86#define CONFIG_CMDLINE_EDITING
87
88/* autoboot */
89#define CONFIG_BOOTDELAY 5
90#define CONFIG_BOOT_RETRY_TIME -1
91#define CONFIG_RESET_TO_RETRY
92#define CONFIG_ZERO_BOOTDELAY_CHECK
93
94#define CONFIG_NETMASK 255.255.255.0
81a8824f
WD
95#define CONFIG_IPADDR 10.0.0.110
96#define CONFIG_SERVERIP 10.0.0.1
81a8824f 97
46da1e96 98#if defined(CONFIG_CMD_KGDB)
d0b375f6 99#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
81a8824f
WD
100#endif
101
102/*
103 * Miscellaneous configurable options
104 */
d0b375f6 105#define CONFIG_SYS_LONGHELP /* undef to save memory */
d0b375f6
DMEA
106#define CONFIG_SYS_CBSIZE 256
107/* Print Buffer Size */
108#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
109 sizeof(CONFIG_SYS_PROMPT)+16)
110#define CONFIG_SYS_MAXARGS 16
111#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
112
3d3206f1 113#define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
81a8824f 114
d0b375f6
DMEA
115#define CONFIG_SYS_MEMTEST_START 0x30000000 /* memtest works on */
116#define CONFIG_SYS_MEMTEST_END 0x33F00000 /* 63 MB in DRAM */
81a8824f 117
d0b375f6 118#define CONFIG_SYS_LOAD_ADDR 0x30800000
81a8824f 119
d0b375f6
DMEA
120/* support additional compression methods */
121#define CONFIG_BZIP2
122#define CONFIG_LZO
123#define CONFIG_LZMA
124
81a8824f
WD
125/*-----------------------------------------------------------------------
126 * Physical Memory Map
127 */
d0b375f6 128#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
81a8824f
WD
129#define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
130#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
131
d0b375f6 132#define PHYS_FLASH_1 0x00000000 /* Flash Bank #0 */
81a8824f 133
a5ec7f64 134#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
81a8824f
WD
135
136/*-----------------------------------------------------------------------
137 * FLASH and environment organization
138 */
139
a5ec7f64
DMEA
140#define CONFIG_SYS_FLASH_CFI
141#define CONFIG_FLASH_CFI_DRIVER
142#define CONFIG_FLASH_CFI_LEGACY
143#define CONFIG_SYS_FLASH_LEGACY_512Kx16
144#define CONFIG_FLASH_SHOW_PROGRESS 45
81a8824f 145
a5ec7f64 146#define CONFIG_SYS_MAX_FLASH_BANKS 1
d0b375f6 147#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
a5ec7f64 148#define CONFIG_SYS_MAX_FLASH_SECT (19)
81a8824f 149
d0b375f6
DMEA
150#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x070000)
151#define CONFIG_ENV_IS_IN_FLASH
152#define CONFIG_ENV_SIZE 0x10000
153/* allow to overwrite serial and ethaddr */
154#define CONFIG_ENV_OVERWRITE
155
156/*
157 * Size of malloc() pool
158 * BZIP2 / LZO / LZMA need a lot of RAM
159 */
160#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
81a8824f 161
a5ec7f64
DMEA
162#define CONFIG_SYS_MONITOR_LEN (448 * 1024)
163#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
164
d0b375f6
DMEA
165/*
166 * NAND configuration
167 */
168#ifdef CONFIG_CMD_NAND
169#define CONFIG_NAND_S3C2410
170#define CONFIG_SYS_S3C2410_NAND_HWECC
171#define CONFIG_SYS_MAX_NAND_DEVICE 1
d0b375f6
DMEA
172#define CONFIG_SYS_NAND_BASE 0x4E000000
173#endif
174
175/*
176 * File system
177 */
178#define CONFIG_CMD_FAT
179#define CONFIG_CMD_EXT2
180#define CONFIG_CMD_UBI
181#define CONFIG_CMD_UBIFS
182#define CONFIG_CMD_MTDPARTS
183#define CONFIG_MTD_DEVICE
184#define CONFIG_MTD_PARTITIONS
185#define CONFIG_YAFFS2
186#define CONFIG_RBTREE
187
b9f15902
DMEA
188/* additions for new relocation code, must be added to all boards */
189#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
190#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
191 GENERATED_GBL_DATA_SIZE)
192
d0b375f6 193#define CONFIG_BOARD_EARLY_INIT_F
b9f15902 194
d0b375f6 195#endif /* __CONFIG_H */