]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/v38b.h
common: bootdelay: move CONFIG_BOOTDELAY into a Kconfig option
[people/ms/u-boot.git] / include / configs / v38b.h
CommitLineData
4707fb50 1/*
82d9c9ec 2 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
4707fb50
BS
3 * wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
4707fb50
BS
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
4707fb50
BS
11/*
12 * High Level Configuration Options
13 * (easy to change)
82d9c9ec 14 */
82d9c9ec
BS
15#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
16#define CONFIG_V38B 1 /* ...on V38B board */
e1219229 17#define CONFIG_DISPLAY_BOARDINFO
2ae18241
WD
18
19#define CONFIG_SYS_TEXT_BASE 0xFF000000
20
6d0f6bcf 21#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
4707fb50 22
82d9c9ec
BS
23#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
24#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
4707fb50 25
ce3f1a40 26#undef CONFIG_HW_WATCHDOG /* don't use watchdog */
4707fb50
BS
27
28#define CONFIG_NETCONSOLE 1
29
82d9c9ec 30#define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
cce4acbb 31#define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
d8d21e69 32#define CONFIG_MISC_INIT_R
4707fb50 33
6d0f6bcf 34#define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
4707fb50 35
31d82672
BB
36#define CONFIG_HIGH_BATS 1 /* High BATs supported */
37
4707fb50
BS
38/*
39 * Serial console configuration
40 */
82d9c9ec
BS
41#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
42#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
6d0f6bcf 43#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
4707fb50 44
4707fb50
BS
45/*
46 * DDR
47 */
48#define SDRAM_DDR 1 /* is DDR */
49/* Settings for XLB = 132 MHz */
50#define SDRAM_MODE 0x018D0000
51#define SDRAM_EMODE 0x40090000
52#define SDRAM_CONTROL 0x704f0f00
53#define SDRAM_CONFIG1 0x73722930
54#define SDRAM_CONFIG2 0x47770000
55#define SDRAM_TAPDELAY 0x10000000
56
4707fb50
BS
57/*
58 * PCI - no suport
59 */
60#undef CONFIG_PCI
61
62/*
63 * Partitions
64 */
65#define CONFIG_MAC_PARTITION 1
66#define CONFIG_DOS_PARTITION 1
67
68/*
69 * USB
70 */
71#define CONFIG_USB_OHCI
72#define CONFIG_USB_STORAGE
82d9c9ec
BS
73#define CONFIG_USB_CLOCK 0x0001BBBB
74#define CONFIG_USB_CONFIG 0x00001000
4707fb50 75
079a136c
JL
76/*
77 * BOOTP options
78 */
79#define CONFIG_BOOTP_BOOTFILESIZE
80#define CONFIG_BOOTP_BOOTPATH
81#define CONFIG_BOOTP_GATEWAY
82#define CONFIG_BOOTP_HOSTNAME
83
4707fb50 84/*
dca3b3d6 85 * Command line configuration.
4707fb50 86 */
dca3b3d6 87#define CONFIG_CMD_IDE
dca3b3d6
JL
88#define CONFIG_CMD_DIAG
89#define CONFIG_CMD_IRQ
90#define CONFIG_CMD_JFFS2
dca3b3d6
JL
91#define CONFIG_CMD_SDRAM
92#define CONFIG_CMD_DATE
4707fb50 93
dca3b3d6 94#define CONFIG_TIMESTAMP /* Print image info with timestamp */
4707fb50
BS
95
96/*
97 * Boot low with 16 MB Flash
98 */
6d0f6bcf
JCPV
99#define CONFIG_SYS_LOWBOOT 1
100#define CONFIG_SYS_LOWBOOT16 1
4707fb50
BS
101
102/*
103 * Autobooting
104 */
4707fb50 105
82d9c9ec 106#define CONFIG_PREBOOT "echo;" \
32bf3d14 107 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
4707fb50
BS
108 "echo"
109
82d9c9ec 110#undef CONFIG_BOOTARGS
4707fb50 111
fcfed4f2 112#define CONFIG_EXTRA_ENV_SETTINGS \
82d9c9ec
BS
113 "bootcmd=run net_nfs\0" \
114 "bootdelay=3\0" \
115 "baudrate=115200\0" \
116 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
117 "filesystem over NFS; echo\0" \
fcfed4f2 118 "netdev=eth0\0" \
cce4acbb 119 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
fcfed4f2
WD
120 "addip=setenv bootargs $(bootargs) " \
121 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
122 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
123 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
124 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
125 "$(ramdisk_addr)\0" \
82d9c9ec 126 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
fcfed4f2 127 "nfsargs=setenv bootargs root=/dev/nfs rw " \
cce4acbb 128 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
82d9c9ec 129 "hostname=v38b\0" \
48690d80 130 "ethact=FEC\0" \
82d9c9ec
BS
131 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
132 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
133 "cp.b 200000 ff000000 $(filesize);" \
134 "prot on ff000000 ff03ffff\0" \
135 "load=tftp 200000 $(u-boot)\0" \
136 "netmask=255.255.0.0\0" \
137 "ipaddr=192.168.160.18\0" \
138 "serverip=192.168.1.1\0" \
82d9c9ec
BS
139 "bootfile=/tftpboot/v38b/uImage\0" \
140 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
fcfed4f2 141 ""
4707fb50
BS
142
143#define CONFIG_BOOTCOMMAND "run net_nfs"
144
4707fb50
BS
145/*
146 * IPB Bus clocking configuration.
147 */
6d0f6bcf 148#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
82d9c9ec 149
4707fb50
BS
150/*
151 * I2C configuration
152 */
153#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
6d0f6bcf
JCPV
154#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
155#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
156#define CONFIG_SYS_I2C_SLAVE 0x7F
4707fb50
BS
157
158/*
159 * EEPROM configuration
160 */
6d0f6bcf
JCPV
161#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
162#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
163#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
164#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
4707fb50
BS
165
166/*
167 * RTC configuration
168 */
6d0f6bcf 169#define CONFIG_SYS_I2C_RTC_ADDR 0x51
4707fb50
BS
170
171/*
172 * Flash configuration - use CFI driver
173 */
6d0f6bcf 174#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 175#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
176#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
177#define CONFIG_SYS_FLASH_BASE 0xFF000000
178#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
179#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
180#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
181#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
182#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
4707fb50
BS
183
184/*
185 * Environment settings
186 */
5a1aceb0 187#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 188#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
0e8d1586
JCPV
189#define CONFIG_ENV_SIZE 0x10000
190#define CONFIG_ENV_SECT_SIZE 0x10000
4707fb50
BS
191#define CONFIG_ENV_OVERWRITE 1
192
193/*
194 * Memory map
195 */
6d0f6bcf
JCPV
196#define CONFIG_SYS_MBAR 0xF0000000
197#define CONFIG_SYS_SDRAM_BASE 0x00000000
198#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
4707fb50
BS
199
200/* Use SRAM until RAM will be available */
6d0f6bcf 201#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 202#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
4707fb50 203
25ddd1fb 204#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 205#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
4707fb50 206
14d0a02a 207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
208#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
209# define CONFIG_SYS_RAMBOOT 1
4707fb50
BS
210#endif
211
6d0f6bcf
JCPV
212#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
213#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
214#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
4707fb50
BS
215
216/*
217 * Ethernet configuration
218 */
219#define CONFIG_MPC5xxx_FEC 1
86321fc1 220#define CONFIG_MPC5xxx_FEC_MII100
4707fb50 221#define CONFIG_PHY_ADDR 0x00
fcfed4f2 222#define CONFIG_MII 1
4707fb50
BS
223
224/*
225 * GPIO configuration
226 */
6d0f6bcf 227#define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
4707fb50
BS
228
229/*
230 * Miscellaneous configurable options
231 */
6d0f6bcf 232#define CONFIG_SYS_LONGHELP /* undef to save memory */
dca3b3d6 233#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 234#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
4707fb50 235#else
6d0f6bcf 236#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
4707fb50 237#endif
6d0f6bcf
JCPV
238#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
239#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
240#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
4707fb50 241
6d0f6bcf
JCPV
242#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
243#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
4707fb50 244
6d0f6bcf 245#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
4707fb50 246
6d0f6bcf 247#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
dca3b3d6 248#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 249# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
dca3b3d6
JL
250#endif
251
4707fb50
BS
252/*
253 * Various low-level settings
254 */
6d0f6bcf
JCPV
255#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
256#define CONFIG_SYS_HID0_FINAL HID0_ICE
4707fb50 257
6d0f6bcf
JCPV
258#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
259#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
260#define CONFIG_SYS_BOOTCS_CFG 0x00047801
261#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
262#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
4707fb50 263
6d0f6bcf
JCPV
264#define CONFIG_SYS_CS_BURST 0x00000000
265#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
4707fb50 266
6d0f6bcf 267#define CONFIG_SYS_RESET_ADDRESS 0xff000000
4707fb50 268
82d9c9ec
BS
269/*
270 * IDE/ATA (supports IDE harddisk)
4707fb50 271 */
82d9c9ec
BS
272#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
273#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
274#undef CONFIG_IDE_LED /* LED for ide not supported */
4707fb50 275
82d9c9ec 276#define CONFIG_IDE_RESET /* reset for ide supported */
4707fb50
BS
277#define CONFIG_IDE_PREINIT
278
6d0f6bcf
JCPV
279#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
280#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
4707fb50 281
6d0f6bcf 282#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
4707fb50 283
6d0f6bcf 284#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
4707fb50 285
6d0f6bcf 286#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
4707fb50 287
6d0f6bcf 288#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
4707fb50 289
6d0f6bcf 290#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
4707fb50 291
6d0f6bcf 292#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
4707fb50 293
82d9c9ec
BS
294/*
295 * Status LED
296 */
297#define CONFIG_STATUS_LED /* Status LED enabled */
298#define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
4707fb50 299
6d0f6bcf 300#define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
4707fb50 301#ifndef __ASSEMBLY__
4707fb50
BS
302typedef unsigned int led_id_t;
303
304#define __led_toggle(_msk) \
305 do { \
6d0f6bcf 306 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
4707fb50
BS
307 } while(0)
308
309#define __led_set(_msk, _st) \
310 do { \
311 if ((_st)) \
6d0f6bcf 312 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
4707fb50 313 else \
6d0f6bcf 314 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
4707fb50
BS
315 } while(0)
316
317#define __led_init(_msk, st) \
82d9c9ec 318 do { \
6d0f6bcf 319 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
82d9c9ec
BS
320 } while(0)
321#endif /* __ASSEMBLY__ */
4707fb50
BS
322
323#endif /* __CONFIG_H */