]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/v38b.h
Kconfig: Migrate CONFIG_BAUDRATE
[people/ms/u-boot.git] / include / configs / v38b.h
CommitLineData
4707fb50 1/*
82d9c9ec 2 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
4707fb50
BS
3 * wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
4707fb50
BS
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
4707fb50
BS
11/*
12 * High Level Configuration Options
13 * (easy to change)
82d9c9ec 14 */
82d9c9ec
BS
15#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
16#define CONFIG_V38B 1 /* ...on V38B board */
2ae18241
WD
17
18#define CONFIG_SYS_TEXT_BASE 0xFF000000
19
6d0f6bcf 20#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
4707fb50 21
82d9c9ec
BS
22#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
23#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
4707fb50 24
ce3f1a40 25#undef CONFIG_HW_WATCHDOG /* don't use watchdog */
4707fb50
BS
26
27#define CONFIG_NETCONSOLE 1
28
82d9c9ec 29#define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
d8d21e69 30#define CONFIG_MISC_INIT_R
4707fb50 31
6d0f6bcf 32#define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
4707fb50 33
31d82672
BB
34#define CONFIG_HIGH_BATS 1 /* High BATs supported */
35
4707fb50
BS
36/*
37 * Serial console configuration
38 */
82d9c9ec 39#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
6d0f6bcf 40#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
4707fb50 41
4707fb50
BS
42/*
43 * DDR
44 */
45#define SDRAM_DDR 1 /* is DDR */
46/* Settings for XLB = 132 MHz */
47#define SDRAM_MODE 0x018D0000
48#define SDRAM_EMODE 0x40090000
49#define SDRAM_CONTROL 0x704f0f00
50#define SDRAM_CONFIG1 0x73722930
51#define SDRAM_CONFIG2 0x47770000
52#define SDRAM_TAPDELAY 0x10000000
53
4707fb50 54/*
62a3b7dd 55 * PCI - no support
4707fb50 56 */
4707fb50 57
4707fb50
BS
58/*
59 * USB
60 */
61#define CONFIG_USB_OHCI
82d9c9ec
BS
62#define CONFIG_USB_CLOCK 0x0001BBBB
63#define CONFIG_USB_CONFIG 0x00001000
4707fb50 64
079a136c
JL
65/*
66 * BOOTP options
67 */
68#define CONFIG_BOOTP_BOOTFILESIZE
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72
4707fb50 73/*
dca3b3d6 74 * Command line configuration.
4707fb50 75 */
dca3b3d6 76#define CONFIG_CMD_IDE
dca3b3d6
JL
77#define CONFIG_CMD_DIAG
78#define CONFIG_CMD_IRQ
79#define CONFIG_CMD_JFFS2
dca3b3d6
JL
80#define CONFIG_CMD_SDRAM
81#define CONFIG_CMD_DATE
4707fb50 82
dca3b3d6 83#define CONFIG_TIMESTAMP /* Print image info with timestamp */
4707fb50
BS
84
85/*
86 * Boot low with 16 MB Flash
87 */
6d0f6bcf
JCPV
88#define CONFIG_SYS_LOWBOOT 1
89#define CONFIG_SYS_LOWBOOT16 1
4707fb50
BS
90
91/*
92 * Autobooting
93 */
4707fb50 94
82d9c9ec 95#define CONFIG_PREBOOT "echo;" \
32bf3d14 96 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
4707fb50
BS
97 "echo"
98
82d9c9ec 99#undef CONFIG_BOOTARGS
4707fb50 100
fcfed4f2 101#define CONFIG_EXTRA_ENV_SETTINGS \
82d9c9ec
BS
102 "bootcmd=run net_nfs\0" \
103 "bootdelay=3\0" \
104 "baudrate=115200\0" \
105 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
106 "filesystem over NFS; echo\0" \
fcfed4f2 107 "netdev=eth0\0" \
cce4acbb 108 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
fcfed4f2
WD
109 "addip=setenv bootargs $(bootargs) " \
110 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
111 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
112 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
113 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
114 "$(ramdisk_addr)\0" \
82d9c9ec 115 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
fcfed4f2 116 "nfsargs=setenv bootargs root=/dev/nfs rw " \
cce4acbb 117 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
82d9c9ec 118 "hostname=v38b\0" \
48690d80 119 "ethact=FEC\0" \
82d9c9ec
BS
120 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
121 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
122 "cp.b 200000 ff000000 $(filesize);" \
123 "prot on ff000000 ff03ffff\0" \
124 "load=tftp 200000 $(u-boot)\0" \
125 "netmask=255.255.0.0\0" \
126 "ipaddr=192.168.160.18\0" \
127 "serverip=192.168.1.1\0" \
82d9c9ec
BS
128 "bootfile=/tftpboot/v38b/uImage\0" \
129 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
fcfed4f2 130 ""
4707fb50
BS
131
132#define CONFIG_BOOTCOMMAND "run net_nfs"
133
4707fb50
BS
134/*
135 * IPB Bus clocking configuration.
136 */
6d0f6bcf 137#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
82d9c9ec 138
4707fb50
BS
139/*
140 * I2C configuration
141 */
142#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
6d0f6bcf
JCPV
143#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
144#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
145#define CONFIG_SYS_I2C_SLAVE 0x7F
4707fb50
BS
146
147/*
148 * EEPROM configuration
149 */
6d0f6bcf
JCPV
150#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
151#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
152#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
153#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
4707fb50
BS
154
155/*
156 * RTC configuration
157 */
6d0f6bcf 158#define CONFIG_SYS_I2C_RTC_ADDR 0x51
4707fb50
BS
159
160/*
161 * Flash configuration - use CFI driver
162 */
6d0f6bcf 163#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 164#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
165#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
166#define CONFIG_SYS_FLASH_BASE 0xFF000000
167#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
168#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
169#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
170#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
171#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
4707fb50
BS
172
173/*
174 * Environment settings
175 */
5a1aceb0 176#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 177#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
0e8d1586
JCPV
178#define CONFIG_ENV_SIZE 0x10000
179#define CONFIG_ENV_SECT_SIZE 0x10000
4707fb50
BS
180#define CONFIG_ENV_OVERWRITE 1
181
182/*
183 * Memory map
184 */
6d0f6bcf
JCPV
185#define CONFIG_SYS_MBAR 0xF0000000
186#define CONFIG_SYS_SDRAM_BASE 0x00000000
187#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
4707fb50
BS
188
189/* Use SRAM until RAM will be available */
6d0f6bcf 190#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 191#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
4707fb50 192
25ddd1fb 193#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 194#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
4707fb50 195
14d0a02a 196#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
197#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
198# define CONFIG_SYS_RAMBOOT 1
4707fb50
BS
199#endif
200
6d0f6bcf
JCPV
201#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
202#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
203#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
4707fb50
BS
204
205/*
206 * Ethernet configuration
207 */
208#define CONFIG_MPC5xxx_FEC 1
86321fc1 209#define CONFIG_MPC5xxx_FEC_MII100
4707fb50 210#define CONFIG_PHY_ADDR 0x00
fcfed4f2 211#define CONFIG_MII 1
4707fb50
BS
212
213/*
214 * GPIO configuration
215 */
6d0f6bcf 216#define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
4707fb50
BS
217
218/*
219 * Miscellaneous configurable options
220 */
6d0f6bcf 221#define CONFIG_SYS_LONGHELP /* undef to save memory */
dca3b3d6 222#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 223#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
4707fb50 224#else
6d0f6bcf 225#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
4707fb50 226#endif
6d0f6bcf
JCPV
227#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
228#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
229#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
4707fb50 230
6d0f6bcf
JCPV
231#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
232#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
4707fb50 233
6d0f6bcf 234#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
4707fb50 235
6d0f6bcf 236#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
dca3b3d6 237#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 238# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
dca3b3d6
JL
239#endif
240
4707fb50
BS
241/*
242 * Various low-level settings
243 */
6d0f6bcf
JCPV
244#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
245#define CONFIG_SYS_HID0_FINAL HID0_ICE
4707fb50 246
6d0f6bcf
JCPV
247#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
248#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
249#define CONFIG_SYS_BOOTCS_CFG 0x00047801
250#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
251#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
4707fb50 252
6d0f6bcf
JCPV
253#define CONFIG_SYS_CS_BURST 0x00000000
254#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
4707fb50 255
6d0f6bcf 256#define CONFIG_SYS_RESET_ADDRESS 0xff000000
4707fb50 257
82d9c9ec
BS
258/*
259 * IDE/ATA (supports IDE harddisk)
4707fb50 260 */
82d9c9ec
BS
261#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
262#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
263#undef CONFIG_IDE_LED /* LED for ide not supported */
4707fb50 264
82d9c9ec 265#define CONFIG_IDE_RESET /* reset for ide supported */
4707fb50
BS
266#define CONFIG_IDE_PREINIT
267
6d0f6bcf
JCPV
268#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
269#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
4707fb50 270
6d0f6bcf 271#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
4707fb50 272
6d0f6bcf 273#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
4707fb50 274
6d0f6bcf 275#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
4707fb50 276
6d0f6bcf 277#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
4707fb50 278
6d0f6bcf 279#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
4707fb50 280
6d0f6bcf 281#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
4707fb50 282
82d9c9ec
BS
283/*
284 * Status LED
285 */
4707fb50 286
6d0f6bcf 287#define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
4707fb50 288#ifndef __ASSEMBLY__
4707fb50
BS
289typedef unsigned int led_id_t;
290
291#define __led_toggle(_msk) \
292 do { \
6d0f6bcf 293 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
4707fb50
BS
294 } while(0)
295
296#define __led_set(_msk, _st) \
297 do { \
298 if ((_st)) \
6d0f6bcf 299 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
4707fb50 300 else \
6d0f6bcf 301 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
4707fb50
BS
302 } while(0)
303
304#define __led_init(_msk, st) \
82d9c9ec 305 do { \
6d0f6bcf 306 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
82d9c9ec
BS
307 } while(0)
308#endif /* __ASSEMBLY__ */
4707fb50
BS
309
310#endif /* __CONFIG_H */