]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ve8313.h
Kconfig: Move CONFIG_FIT and related options to Kconfig
[people/ms/u-boot.git] / include / configs / ve8313.h
CommitLineData
4e43b2e8
HS
1/*
2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
3 *
4 * (C) Copyright 2010
5 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6 *
3765b3e7 7 * SPDX-License-Identifier: GPL-2.0+
4e43b2e8
HS
8 */
9/*
10 * ve8313 board configuration file
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
fdfaa29e
KP
16#define CONFIG_DISPLAY_BOARDINFO
17
4e43b2e8
HS
18/*
19 * High Level Configuration Options
20 */
21#define CONFIG_E300 1
4e43b2e8
HS
22#define CONFIG_MPC831x 1
23#define CONFIG_MPC8313 1
24#define CONFIG_VE8313 1
25
2ae18241
WD
26#ifndef CONFIG_SYS_TEXT_BASE
27#define CONFIG_SYS_TEXT_BASE 0xfe000000
28#endif
29
4e43b2e8 30#define CONFIG_PCI 1
842033e6 31#define CONFIG_PCI_INDIRECT_BRIDGE 1
a2243b84 32#define CONFIG_FSL_ELBC 1
4e43b2e8
HS
33
34#define CONFIG_BOARD_EARLY_INIT_F 1
35
36/*
37 * On-board devices
38 *
39 */
40#define CONFIG_83XX_CLKIN 32000000 /* in Hz */
41
42#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
43
44#define CONFIG_SYS_IMMR 0xE0000000
45
46#define CONFIG_SYS_MEMTEST_START 0x00001000
47#define CONFIG_SYS_MEMTEST_END 0x07000000
48
49#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth */
50#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count */
51
52/*
53 * Device configurations
54 */
55
56/*
57 * DDR Setup
58 */
be29fa71 59#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
4e43b2e8
HS
60#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
61#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
62
63/*
64 * Manually set up DDR parameters, as this board does not
65 * have the SPD connected to I2C.
66 */
be29fa71 67#define CONFIG_SYS_DDR_SIZE 128 /* MB */
2e651b24 68#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
4e43b2e8 69 | CSCONFIG_AP \
2fef4020
JH
70 | CSCONFIG_ODT_RD_NEVER \
71 | CSCONFIG_ODT_WR_ALL \
be29fa71
JH
72 | CSCONFIG_ROW_BIT_13 \
73 | CSCONFIG_COL_BIT_10)
4e43b2e8
HS
74 /* 0x80840102 */
75
76#define CONFIG_SYS_DDR_TIMING_3 0x00000000
be29fa71
JH
77#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
78 | (0 << TIMING_CFG0_WRT_SHIFT) \
79 | (3 << TIMING_CFG0_RRT_SHIFT) \
80 | (2 << TIMING_CFG0_WWT_SHIFT) \
81 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
82 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
83 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
84 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
4e43b2e8 85 /* 0x0e720802 */
be29fa71
JH
86#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
87 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
88 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
89 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
90 | (6 << TIMING_CFG1_REFREC_SHIFT) \
91 | (2 << TIMING_CFG1_WRREC_SHIFT) \
92 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
93 | (2 << TIMING_CFG1_WRTORD_SHIFT))
4e43b2e8 94 /* 0x26256222 */
be29fa71
JH
95#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
96 | (5 << TIMING_CFG2_CPO_SHIFT) \
97 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
98 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
99 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
100 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
101 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
4e43b2e8 102 /* 0x029028c7 */
be29fa71
JH
103#define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
104 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
4e43b2e8 105 /* 0x03202000 */
be29fa71 106#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
4e43b2e8 107 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
2fef4020 108 | SDRAM_CFG_DBW_32)
4e43b2e8 109 /* 0x43080000 */
be29fa71
JH
110#define CONFIG_SYS_SDRAM_CFG2 0x00401000
111#define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
112 | (0x0232 << SDRAM_MODE_SD_SHIFT))
4e43b2e8 113 /* 0x44400232 */
be29fa71 114#define CONFIG_SYS_DDR_MODE_2 0x8000C000
4e43b2e8
HS
115
116#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
117 /*0x02000000*/
be29fa71 118#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
4e43b2e8
HS
119 | DDRCDR_PZ_NOMZ \
120 | DDRCDR_NZ_NOMZ \
be29fa71 121 | DDRCDR_M_ODR)
4e43b2e8
HS
122 /* 0x73000002 */
123
124/*
125 * FLASH on the Local Bus
126 */
127#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
128#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
129#define CONFIG_SYS_FLASH_BASE 0xFE000000
130#define CONFIG_SYS_FLASH_SIZE 32 /* size in MB */
131#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
132#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
133
be29fa71 134#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
135 | BR_PS_16 /* 16 bit */ \
136 | BR_MS_GPCM /* MSEL = GPCM */ \
137 | BR_V) /* valid */
4e43b2e8 138#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
be29fa71
JH
139 | OR_GPCM_CSNT \
140 | OR_GPCM_ACS_DIV4 \
141 | OR_GPCM_SCY_5 \
7d6a0982 142 | OR_GPCM_TRLX_SET \
be29fa71
JH
143 | OR_GPCM_EAD)
144 /* 0xfe000c55 */
4e43b2e8
HS
145
146#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 147#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
4e43b2e8
HS
148
149#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
150#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per dev */
151
152#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
153#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
154
14d0a02a 155#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
4e43b2e8
HS
156
157#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
158#define CONFIG_SYS_RAMBOOT
159#endif
160
161#define CONFIG_SYS_INIT_RAM_LOCK 1
162#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
be29fa71 163#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
4e43b2e8 164
be29fa71
JH
165#define CONFIG_SYS_GBL_DATA_OFFSET \
166 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
4e43b2e8
HS
167#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
168
169/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
170#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
171#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
172
173/*
174 * Local Bus LCRR and LBCR regs
175 */
176#define CONFIG_SYS_LCRR_EADC LCRR_EADC_3
177#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
178
179#define CONFIG_SYS_LBC_LBCR 0x00040000
180
181#define CONFIG_SYS_LBC_MRTPR 0x20000000
182
183/*
184 * NAND settings
185 */
186#define CONFIG_SYS_NAND_BASE 0x61000000
187#define CONFIG_SYS_MAX_NAND_DEVICE 1
4e43b2e8
HS
188#define CONFIG_CMD_NAND 1
189#define CONFIG_NAND_FSL_ELBC 1
190#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
191
be29fa71
JH
192#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
193 | BR_PS_8 \
194 | BR_DECC_CHK_GEN \
195 | BR_MS_FCM \
196 | BR_V) /* valid */
197 /* 0x61000c21 */
7d6a0982 198#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
be29fa71
JH
199 | OR_FCM_BCTLD \
200 | OR_FCM_CHT \
201 | OR_FCM_SCY_2 \
202 | OR_FCM_RST \
203 | OR_FCM_TRLX)
204 /* 0xffff90ac */
4e43b2e8
HS
205
206#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
207#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
208#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
209#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
210
211#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 212#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
4e43b2e8
HS
213
214#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
215#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
216
217/* CS2 NvRAM */
be29fa71
JH
218#define CONFIG_SYS_BR2_PRELIM (0x60000000 \
219 | BR_PS_8 \
4e43b2e8
HS
220 | BR_V)
221 /* 0x60000801 */
7d6a0982 222#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
be29fa71
JH
223 | OR_GPCM_CSNT \
224 | OR_GPCM_XACS \
4e43b2e8 225 | OR_GPCM_SCY_3 \
7d6a0982
JH
226 | OR_GPCM_TRLX_SET \
227 | OR_GPCM_EHTR_SET \
4e43b2e8
HS
228 | OR_GPCM_EAD)
229 /* 0xfffe0937 */
230/* local bus read write buffer mapping SRAM@0x64000000 */
be29fa71
JH
231#define CONFIG_SYS_BR3_PRELIM (0x62000000 \
232 | BR_PS_16 \
4e43b2e8
HS
233 | BR_V)
234 /* 0x62001001 */
235
7d6a0982 236#define CONFIG_SYS_OR3_PRELIM (OR_AM_32MB \
be29fa71
JH
237 | OR_GPCM_CSNT \
238 | OR_GPCM_XACS \
4e43b2e8 239 | OR_GPCM_SCY_15 \
7d6a0982
JH
240 | OR_GPCM_TRLX_SET \
241 | OR_GPCM_EHTR_SET \
4e43b2e8
HS
242 | OR_GPCM_EAD)
243 /* 0xfe0009f7 */
244
4e43b2e8
HS
245/*
246 * Serial Port
247 */
248#define CONFIG_CONS_INDEX 1
4e43b2e8
HS
249#define CONFIG_SYS_NS16550_SERIAL
250#define CONFIG_SYS_NS16550_REG_SIZE 1
251#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
252
253#define CONFIG_SYS_BAUDRATE_TABLE \
254 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
255
256#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
257#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
258
259/* Use the HUSH parser */
260#define CONFIG_SYS_HUSH_PARSER
4e43b2e8
HS
261
262#if defined(CONFIG_PCI)
263/*
264 * General PCI
265 * Addresses are mapped 1-1.
266 */
267#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
268#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
269#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
270#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
271#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
272#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
be29fa71
JH
273#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
274#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
275#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
4e43b2e8
HS
276
277#define CONFIG_PCI_PNP /* do pci plug-and-play */
278#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
279#endif
280
281/*
282 * TSEC
283 */
284#define CONFIG_TSEC_ENET /* TSEC ethernet support */
285
4e43b2e8
HS
286
287#define CONFIG_TSEC1
288#ifdef CONFIG_TSEC1
289#define CONFIG_HAS_ETH0
290#define CONFIG_TSEC1_NAME "TSEC1"
291#define CONFIG_SYS_TSEC1_OFFSET 0x24000
292#define TSEC1_PHY_ADDR 0x01
293#define TSEC1_FLAGS 0
294#define TSEC1_PHYIDX 0
295#endif
296
297/* Options are: TSEC[0-1] */
298#define CONFIG_ETHPRIME "TSEC1"
299
300/*
301 * Environment
302 */
303#define CONFIG_ENV_IS_IN_FLASH 1
be29fa71
JH
304#define CONFIG_ENV_ADDR \
305 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
4e43b2e8
HS
306#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
307#define CONFIG_ENV_SIZE 0x4000
308/* Address and size of Redundant Environment Sector */
be29fa71
JH
309#define CONFIG_ENV_OFFSET_REDUND \
310 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
4e43b2e8
HS
311#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
312
313#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
314#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
315
316/*
317 * BOOTP options
318 */
319#define CONFIG_BOOTP_BOOTFILESIZE
320#define CONFIG_BOOTP_BOOTPATH
321#define CONFIG_BOOTP_GATEWAY
322#define CONFIG_BOOTP_HOSTNAME
323
324/*
325 * Command line configuration.
326 */
4e43b2e8
HS
327#define CONFIG_CMD_DHCP
328#define CONFIG_CMD_MII
329#define CONFIG_CMD_PING
330#define CONFIG_CMD_PCI
331
332#define CONFIG_CMDLINE_EDITING 1
333#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
334
335/*
336 * Miscellaneous configurable options
337 */
338#define CONFIG_SYS_LONGHELP /* undef to save memory */
339#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
4e43b2e8
HS
340#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
341
342#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
343#define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
344#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
4e43b2e8
HS
345
346/*
347 * For booting Linux, the board info and command line data
9f530d59 348 * have to be in the first 256 MB of memory, since this is
4e43b2e8
HS
349 * the maximum mapped by the Linux kernel during initialization.
350 */
be29fa71
JH
351 /* Initial Memory map for Linux*/
352#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
4e43b2e8
HS
353
354/* 0x64050000 */
355#define CONFIG_SYS_HRCW_LOW (\
356 0x20000000 /* reserved, must be set */ |\
357 HRCWL_DDRCM |\
358 HRCWL_CSB_TO_CLKIN_4X1 | \
359 HRCWL_CORE_TO_CSB_2_5X1)
360
361/* 0xa0600004 */
362#define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST | \
363 HRCWH_PCI_ARBITER_ENABLE | \
364 HRCWH_CORE_ENABLE | \
365 HRCWH_FROM_0X00000100 | \
366 HRCWH_BOOTSEQ_DISABLE |\
367 HRCWH_SW_WATCHDOG_DISABLE |\
368 HRCWH_ROM_LOC_LOCAL_16BIT | \
369 HRCWH_TSEC1M_IN_MII | \
370 HRCWH_BIG_ENDIAN | \
371 HRCWH_LALE_EARLY)
372
373/* System IO Config */
374#define CONFIG_SYS_SICRH (0x01000000 | \
375 SICRH_ETSEC2_B | \
376 SICRH_ETSEC2_C | \
377 SICRH_ETSEC2_D | \
378 SICRH_ETSEC2_E | \
379 SICRH_ETSEC2_F | \
380 SICRH_ETSEC2_G | \
381 SICRH_TSOBI1 | \
382 SICRH_TSOBI2)
383 /* 0x010fff03 */
384#define CONFIG_SYS_SICRL (SICRL_LBC | \
385 SICRL_SPI_A | \
386 SICRL_SPI_B | \
387 SICRL_SPI_C | \
388 SICRL_SPI_D | \
389 SICRL_ETSEC2_A)
390 /* 0x33fc0003) */
391
392#define CONFIG_SYS_HID0_INIT 0x000000000
393#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
394 HID0_ENABLE_INSTRUCTION_CACHE)
395
396#define CONFIG_SYS_HID2 HID2_HBE
397
398#define CONFIG_HIGH_BATS 1 /* High BATs supported */
399
400/* DDR @ 0x00000000 */
72cd4087 401#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
be29fa71
JH
402#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
403 | BATU_BL_256M \
404 | BATU_VS \
405 | BATU_VP)
4e43b2e8
HS
406
407#if defined(CONFIG_PCI)
408/* PCI @ 0x80000000 */
72cd4087 409#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
be29fa71
JH
410#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
411 | BATU_BL_256M \
412 | BATU_VS \
413 | BATU_VP)
414#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 415 | BATL_PP_RW \
be29fa71
JH
416 | BATL_CACHEINHIBIT \
417 | BATL_GUARDEDSTORAGE)
418#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
419 | BATU_BL_256M \
420 | BATU_VS \
421 | BATU_VP)
4e43b2e8
HS
422#else
423#define CONFIG_SYS_IBAT1L (0)
424#define CONFIG_SYS_IBAT1U (0)
425#define CONFIG_SYS_IBAT2L (0)
426#define CONFIG_SYS_IBAT2U (0)
427#endif
428
429/* PCI2 not supported on 8313 */
430#define CONFIG_SYS_IBAT3L (0)
431#define CONFIG_SYS_IBAT3U (0)
432#define CONFIG_SYS_IBAT4L (0)
433#define CONFIG_SYS_IBAT4U (0)
434
435/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
be29fa71 436#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
72cd4087 437 | BATL_PP_RW \
be29fa71
JH
438 | BATL_CACHEINHIBIT \
439 | BATL_GUARDEDSTORAGE)
440#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
441 | BATU_BL_256M \
442 | BATU_VS \
443 | BATU_VP)
4e43b2e8
HS
444
445/* stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
72cd4087 446#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
4e43b2e8
HS
447#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
448
449/* FPGA, SRAM, NAND @ 0x60000000 */
72cd4087 450#define CONFIG_SYS_IBAT7L (0x60000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
4e43b2e8
HS
451#define CONFIG_SYS_IBAT7U (0x60000000 | BATU_BL_256M | BATU_VS | BATU_VP)
452
453#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
454#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
455#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
456#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
457#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
458#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
459#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
460#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
461#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
462#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
463#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
464#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
465#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
466#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
467#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
468#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
469
4e43b2e8
HS
470#define CONFIG_NETDEV eth0
471
472#define CONFIG_HOSTNAME ve8313
473#define CONFIG_UBOOTPATH ve8313/u-boot.bin
474
475#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
476#define CONFIG_BAUDRATE 115200
477
4e43b2e8 478#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
479 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
480 "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0" \
481 "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0" \
4e43b2e8
HS
482 "u-boot_addr_r=100000\0" \
483 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
5368c55d
MV
484 "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
485 " +${filesize};" \
486 "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
487 "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE) \
be29fa71 488 " ${filesize};" \
5368c55d 489 "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
4e43b2e8
HS
490
491#endif /* __CONFIG_H */