]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/xpedite1000.h
Kconfig: Move CONFIG_FIT and related options to Kconfig
[people/ms/u-boot.git] / include / configs / xpedite1000.h
CommitLineData
ba56f625
WD
1/*
2 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
ba56f625
WD
5 */
6
e0299076 7/*
ba56f625
WD
8 * config for XPedite1000 from XES Inc.
9 * Ported from EBONY config by Travis B. Sawyer <tsawyer@sandburst.com>
10 * (C) Copyright 2003 Sandburst Corporation
0c8721a4 11 * board/config_EBONY.h - configuration for AMCC 440GP Ref (Ebony)
e0299076 12 */
ba56f625
WD
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
e0299076 17/* High Level Configuration Options */
10c1b218 18#define CONFIG_XPEDITE1000 1
54381b79 19#define CONFIG_SYS_BOARD_NAME "XPedite1000"
92af6549 20#define CONFIG_SYS_FORM_PMC 1
ba56f625 21#define CONFIG_440 1
846b0dd2 22#define CONFIG_440GX 1 /* 440 GX */
3c74e32a 23#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
ba56f625 24#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
02851009 25#define CONFIG_DISPLAY_BOARDINFO
ba56f625 26
2ae18241
WD
27#define CONFIG_SYS_TEXT_BASE 0xFFF80000
28
4cdad5f4
PT
29/*
30 * DDR config
31 */
32#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
33#define SPD_EEPROM_ADDRESS {0x54} /* SPD i2c spd addresses */
34#define CONFIG_VERY_BIG_RAM 1
ba56f625 35
e0299076 36/*
ba56f625
WD
37 * Base addresses -- Note these are effective addresses where the
38 * actual resources get mapped (not physical addresses)
e0299076 39 */
4cdad5f4
PT
40#define CONFIG_SYS_SDRAM_BASE 0x00000000
41#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
14d0a02a 42#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
4cdad5f4 43#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
4cdad5f4
PT
44#define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
45#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
e0299076
PT
46#define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000)
47#define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700)
ba56f625 48
4cdad5f4
PT
49/*
50 * Diagnostics
51 */
9b4ef1f5 52#define CONFIG_SYS_ALT_MEMTEST
4cdad5f4
PT
53#define CONFIG_SYS_MEMTEST_START 0x0400000
54#define CONFIG_SYS_MEMTEST_END 0x0C00000
55
56/* POST support */
57#define CONFIG_POST (CONFIG_SYS_POST_RTC | \
58 CONFIG_SYS_POST_I2C)
59
60/*
61 * LED support
62 */
e0299076
PT
63#define USR_LED0 0x00000080
64#define USR_LED1 0x00000100
65#define USR_LED2 0x00000200
66#define USR_LED3 0x00000400
ba56f625
WD
67
68#ifndef __ASSEMBLY__
69extern unsigned long in32(unsigned int);
70extern void out32(unsigned int, unsigned long);
71
6d0f6bcf
JCPV
72#define LED0_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED0))
73#define LED1_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED1))
74#define LED2_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED2))
75#define LED3_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED3))
ba56f625 76
6d0f6bcf
JCPV
77#define LED0_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED0))
78#define LED1_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED1))
79#define LED2_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED2))
80#define LED3_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED3))
ba56f625
WD
81#endif
82
4cdad5f4
PT
83/*
84 * Use internal SRAM for initial stack
85 */
e0299076
PT
86#define CONFIG_SYS_TEMP_STACK_OCM 1
87#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
88#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
553f0982 89#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
25ddd1fb 90#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
800eb096 91#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
ba56f625 92
9b4ef1f5
PT
93#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
94#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
ba56f625 95
4cdad5f4
PT
96/*
97 * Serial Port
98 */
550650dd 99#define CONFIG_CONS_INDEX 1 /* Use UART0 */
550650dd
SR
100#define CONFIG_SYS_NS16550_SERIAL
101#define CONFIG_SYS_NS16550_REG_SIZE 1
102#define CONFIG_SYS_NS16550_CLK get_serial_clock()
103
e0299076
PT
104#define CONFIG_SYS_BAUDRATE_TABLE \
105 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400}
9b4ef1f5 106#define CONFIG_BAUDRATE 115200
4cdad5f4
PT
107#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
108#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
ba56f625 109
9b4ef1f5
PT
110/*
111 * Use the HUSH parser
112 */
113#define CONFIG_SYS_HUSH_PARSER
9b4ef1f5 114
e0299076 115/*
4cdad5f4 116 * NOR flash configuration
e0299076 117 */
42735815
PT
118#define CONFIG_SYS_MAX_FLASH_BANKS 3
119#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, 0xf0000000, 0xf4000000 }
120#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
11ad309c
PT
121#define CONFIG_FLASH_CFI_DRIVER
122#define CONFIG_SYS_FLASH_CFI
123#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
42735815 124#define CONFIG_SYS_FLASH_QUIET_TEST /* MirrorBit flashes are optional */
e0299076
PT
125#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
126#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
127
4cdad5f4
PT
128/*
129 * I2C
130 */
880540de
DE
131#define CONFIG_SYS_I2C
132#define CONFIG_SYS_I2C_PPC4XX
133#define CONFIG_SYS_I2C_PPC4XX_CH0
134#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
135#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7f
ba56f625 136
4cdad5f4
PT
137/* I2C EEPROM */
138#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
e0299076
PT
139#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
140#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
141#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
ba56f625 142
4cdad5f4
PT
143/* I2C RTC: STMicro M41T00 */
144#define CONFIG_RTC_M41T11 1
145#define CONFIG_SYS_I2C_RTC_ADDR 0x68
146#define CONFIG_SYS_M41T11_BASE_YEAR 2000
147
148/*
149 * PCI
150 */
151/* General PCI */
152#define CONFIG_PCI /* include pci support */
842033e6 153#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
4cdad5f4
PT
154#define CONFIG_PCI_PNP /* do pci plug-and-play */
155#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
156#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
157
158/* Board-specific PCI */
159#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
160#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
161#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
162#define CONFIG_SYS_PCI_FORCE_PCI_CONV /* Force PCI Conventional Mode */
ba56f625 163
4cdad5f4
PT
164/*
165 * Networking options
166 */
96e21f86 167#define CONFIG_PPC4xx_EMAC
6fb6af6d 168#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
4cdad5f4 169#define CONFIG_MII 1 /* MII PHY management */
e0299076
PT
170#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
171#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
4cdad5f4
PT
172#define CONFIG_ETHPRIME "ppc_4xx_eth2"
173#define CONFIG_PHY_ADDR 4 /* PHY address phy0 not populated */
174#define CONFIG_PHY2_ADDR 4 /* PHY address phy2 */
e0299076 175#define CONFIG_HAS_ETH2 1 /* add support for "eth2addr" */
4cdad5f4 176#define CONFIG_PHY3_ADDR 8 /* PHY address phy3 */
e0299076 177#define CONFIG_HAS_ETH3 1 /* add support for "eth3addr" */
a5562901 178
e0299076 179/* BOOTP options */
a1aa0bb5
JL
180#define CONFIG_BOOTP_BOOTFILESIZE
181#define CONFIG_BOOTP_BOOTPATH
182#define CONFIG_BOOTP_GATEWAY
183#define CONFIG_BOOTP_HOSTNAME
184
a5562901 185/*
4cdad5f4 186 * Command configuration
a5562901 187 */
c4ae1a02 188#define CONFIG_CMD_ASKENV
a5562901 189#define CONFIG_CMD_DATE
c4ae1a02 190#define CONFIG_CMD_DHCP
a5562901 191#define CONFIG_CMD_EEPROM
c4ae1a02
PT
192#define CONFIG_CMD_I2C
193#define CONFIG_CMD_IRQ
194#define CONFIG_CMD_JFFS2
a5562901 195#define CONFIG_CMD_MII
c4ae1a02
PT
196#define CONFIG_CMD_PCI
197#define CONFIG_CMD_PING
198#define CONFIG_CMD_SNTP
a5562901 199
ba56f625
WD
200/*
201 * Miscellaneous configurable options
202 */
e0299076 203#define CONFIG_SYS_LONGHELP /* undef to save memory */
4cdad5f4 204#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
e0299076 205#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
6d0f6bcf 206#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
e0299076
PT
207#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
208#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
9b4ef1f5
PT
209#define CONFIG_CMDLINE_EDITING 1 /* Command-line editing */
210#define CONFIG_BOOTDELAY 3 /* -1 disables auto-boot */
211#define CONFIG_PANIC_HANG /* do not reset board on panic */
212#define CONFIG_PREBOOT /* enable preboot variable */
9b4ef1f5
PT
213#define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
214#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
e0299076 215
ba56f625
WD
216/*
217 * For booting Linux, the board info and command line data
218 * have to be in the first 8 MB of memory, since this is
219 * the maximum mapped by the Linux kernel during initialization.
220 */
6d0f6bcf 221#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
ba56f625 222
4cdad5f4
PT
223/*
224 * Environment Configuration
225 */
226#define CONFIG_ENV_IS_IN_FLASH 1
227#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
228#define CONFIG_ENV_SIZE 0x8000
229#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
230
c4ae1a02
PT
231/*
232 * Flash memory map:
233 * fff80000 - ffffffff U-Boot (512 KB)
234 * fff40000 - fff7ffff U-Boot Environment (256 KB)
235 * fff00000 - fff3ffff FDT (256KB)
236 * ffc00000 - ffefffff OS image (3MB)
237 * ff000000 - ffbfffff OS Use/Filesystem (12MB)
238 */
239
5368c55d
MV
240#define CONFIG_UBOOT_ENV_ADDR __stringify(CONFIG_SYS_TEXT_BASE)
241#define CONFIG_FDT_ENV_ADDR __stringify(0xfff00000)
242#define CONFIG_OS_ENV_ADDR __stringify(0xffc00000)
c4ae1a02
PT
243
244#define CONFIG_PROG_UBOOT \
245 "$download_cmd $loadaddr $ubootfile; " \
246 "if test $? -eq 0; then " \
247 "protect off "CONFIG_UBOOT_ENV_ADDR" +80000; " \
248 "erase "CONFIG_UBOOT_ENV_ADDR" +80000; " \
249 "cp.w $loadaddr "CONFIG_UBOOT_ENV_ADDR" 40000; " \
250 "protect on "CONFIG_UBOOT_ENV_ADDR" +80000; " \
251 "cmp.b $loadaddr "CONFIG_UBOOT_ENV_ADDR" 80000; " \
252 "if test $? -ne 0; then " \
253 "echo PROGRAM FAILED; " \
254 "else; " \
255 "echo PROGRAM SUCCEEDED; " \
256 "fi; " \
257 "else; " \
258 "echo DOWNLOAD FAILED; " \
259 "fi;"
260
261#define CONFIG_BOOT_OS_NET \
262 "$download_cmd $osaddr $osfile; " \
263 "if test $? -eq 0; then " \
264 "if test -n $fdtaddr; then " \
265 "$download_cmd $fdtaddr $fdtfile; " \
266 "if test $? -eq 0; then " \
267 "bootm $osaddr - $fdtaddr; " \
268 "else; " \
269 "echo FDT DOWNLOAD FAILED; " \
270 "fi; " \
271 "else; " \
272 "bootm $osaddr; " \
273 "fi; " \
274 "else; " \
275 "echo OS DOWNLOAD FAILED; " \
276 "fi;"
277
278#define CONFIG_PROG_OS \
279 "$download_cmd $osaddr $osfile; " \
280 "if test $? -eq 0; then " \
281 "erase "CONFIG_OS_ENV_ADDR" +$filesize; " \
282 "cp.b $osaddr "CONFIG_OS_ENV_ADDR" $filesize; " \
283 "cmp.b $osaddr "CONFIG_OS_ENV_ADDR" $filesize; " \
284 "if test $? -ne 0; then " \
285 "echo OS PROGRAM FAILED; " \
286 "else; " \
287 "echo OS PROGRAM SUCCEEDED; " \
288 "fi; " \
289 "else; " \
290 "echo OS DOWNLOAD FAILED; " \
291 "fi;"
292
293#define CONFIG_PROG_FDT \
294 "$download_cmd $fdtaddr $fdtfile; " \
295 "if test $? -eq 0; then " \
296 "erase "CONFIG_FDT_ENV_ADDR" +$filesize;" \
297 "cp.b $fdtaddr "CONFIG_FDT_ENV_ADDR" $filesize; " \
298 "cmp.b $fdtaddr "CONFIG_FDT_ENV_ADDR" $filesize; " \
299 "if test $? -ne 0; then " \
300 "echo FDT PROGRAM FAILED; " \
301 "else; " \
302 "echo FDT PROGRAM SUCCEEDED; " \
303 "fi; " \
304 "else; " \
305 "echo FDT DOWNLOAD FAILED; " \
306 "fi;"
307
308#define CONFIG_EXTRA_ENV_SETTINGS \
309 "autoload=yes\0" \
310 "download_cmd=tftp\0" \
311 "console_args=console=ttyS0,115200\0" \
312 "root_args=root=/dev/nfs rw\0" \
313 "misc_args=ip=on\0" \
314 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
315 "bootfile=/home/user/file\0" \
c00ac259
PT
316 "osfile=/home/user/board.uImage\0" \
317 "fdtfile=/home/user/board.dtb\0" \
c4ae1a02
PT
318 "ubootfile=/home/user/u-boot.bin\0" \
319 "fdtaddr=c00000\0" \
320 "osaddr=0x1000000\0" \
321 "loadaddr=0x1000000\0" \
322 "prog_uboot="CONFIG_PROG_UBOOT"\0" \
323 "prog_os="CONFIG_PROG_OS"\0" \
324 "prog_fdt="CONFIG_PROG_FDT"\0" \
325 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
326 "bootcmd_flash=run set_bootargs; " \
327 "bootm "CONFIG_OS_ENV_ADDR" - "CONFIG_FDT_ENV_ADDR"\0" \
328 "bootcmd=run bootcmd_flash\0"
ba56f625 329#endif /* __CONFIG_H */