]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/xpedite1000.h
Convert CONFIG_CMD_EEPROM et al to Kconfig
[people/ms/u-boot.git] / include / configs / xpedite1000.h
CommitLineData
ba56f625
WD
1/*
2 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
ba56f625
WD
5 */
6
e0299076 7/*
ba56f625
WD
8 * config for XPedite1000 from XES Inc.
9 * Ported from EBONY config by Travis B. Sawyer <tsawyer@sandburst.com>
10 * (C) Copyright 2003 Sandburst Corporation
0c8721a4 11 * board/config_EBONY.h - configuration for AMCC 440GP Ref (Ebony)
e0299076 12 */
ba56f625
WD
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
e0299076 17/* High Level Configuration Options */
10c1b218 18#define CONFIG_XPEDITE1000 1
54381b79 19#define CONFIG_SYS_BOARD_NAME "XPedite1000"
92af6549 20#define CONFIG_SYS_FORM_PMC 1
ba56f625 21#define CONFIG_440 1
846b0dd2 22#define CONFIG_440GX 1 /* 440 GX */
ba56f625
WD
23#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
24
2ae18241
WD
25#define CONFIG_SYS_TEXT_BASE 0xFFF80000
26
4cdad5f4
PT
27/*
28 * DDR config
29 */
30#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
31#define SPD_EEPROM_ADDRESS {0x54} /* SPD i2c spd addresses */
32#define CONFIG_VERY_BIG_RAM 1
ba56f625 33
e0299076 34/*
ba56f625
WD
35 * Base addresses -- Note these are effective addresses where the
36 * actual resources get mapped (not physical addresses)
e0299076 37 */
4cdad5f4
PT
38#define CONFIG_SYS_SDRAM_BASE 0x00000000
39#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
14d0a02a 40#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
4cdad5f4 41#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
4cdad5f4
PT
42#define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
43#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
e0299076
PT
44#define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000)
45#define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700)
ba56f625 46
4cdad5f4
PT
47/*
48 * Diagnostics
49 */
9b4ef1f5 50#define CONFIG_SYS_ALT_MEMTEST
4cdad5f4
PT
51#define CONFIG_SYS_MEMTEST_START 0x0400000
52#define CONFIG_SYS_MEMTEST_END 0x0C00000
53
54/* POST support */
55#define CONFIG_POST (CONFIG_SYS_POST_RTC | \
56 CONFIG_SYS_POST_I2C)
57
58/*
59 * LED support
60 */
e0299076
PT
61#define USR_LED0 0x00000080
62#define USR_LED1 0x00000100
63#define USR_LED2 0x00000200
64#define USR_LED3 0x00000400
ba56f625
WD
65
66#ifndef __ASSEMBLY__
67extern unsigned long in32(unsigned int);
68extern void out32(unsigned int, unsigned long);
69
6d0f6bcf
JCPV
70#define LED0_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED0))
71#define LED1_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED1))
72#define LED2_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED2))
73#define LED3_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED3))
ba56f625 74
6d0f6bcf
JCPV
75#define LED0_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED0))
76#define LED1_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED1))
77#define LED2_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED2))
78#define LED3_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED3))
ba56f625
WD
79#endif
80
4cdad5f4
PT
81/*
82 * Use internal SRAM for initial stack
83 */
e0299076
PT
84#define CONFIG_SYS_TEMP_STACK_OCM 1
85#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
86#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
553f0982 87#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
25ddd1fb 88#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
800eb096 89#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
ba56f625 90
9b4ef1f5
PT
91#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
92#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
ba56f625 93
4cdad5f4
PT
94/*
95 * Serial Port
96 */
550650dd 97#define CONFIG_CONS_INDEX 1 /* Use UART0 */
550650dd
SR
98#define CONFIG_SYS_NS16550_SERIAL
99#define CONFIG_SYS_NS16550_REG_SIZE 1
100#define CONFIG_SYS_NS16550_CLK get_serial_clock()
101
e0299076
PT
102#define CONFIG_SYS_BAUDRATE_TABLE \
103 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400}
4cdad5f4
PT
104#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
105#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
ba56f625 106
e0299076 107/*
4cdad5f4 108 * NOR flash configuration
e0299076 109 */
42735815
PT
110#define CONFIG_SYS_MAX_FLASH_BANKS 3
111#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, 0xf0000000, 0xf4000000 }
112#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
11ad309c
PT
113#define CONFIG_FLASH_CFI_DRIVER
114#define CONFIG_SYS_FLASH_CFI
115#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
42735815 116#define CONFIG_SYS_FLASH_QUIET_TEST /* MirrorBit flashes are optional */
e0299076
PT
117#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
118#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
119
4cdad5f4
PT
120/*
121 * I2C
122 */
880540de
DE
123#define CONFIG_SYS_I2C
124#define CONFIG_SYS_I2C_PPC4XX
125#define CONFIG_SYS_I2C_PPC4XX_CH0
126#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
127#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7f
ba56f625 128
4cdad5f4
PT
129/* I2C EEPROM */
130#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
e0299076
PT
131#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
132#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
133#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
ba56f625 134
4cdad5f4
PT
135/* I2C RTC: STMicro M41T00 */
136#define CONFIG_RTC_M41T11 1
137#define CONFIG_SYS_I2C_RTC_ADDR 0x68
138#define CONFIG_SYS_M41T11_BASE_YEAR 2000
139
140/*
141 * PCI
142 */
143/* General PCI */
842033e6 144#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
4cdad5f4
PT
145#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
146#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
147
148/* Board-specific PCI */
149#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
150#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
151#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
152#define CONFIG_SYS_PCI_FORCE_PCI_CONV /* Force PCI Conventional Mode */
ba56f625 153
4cdad5f4
PT
154/*
155 * Networking options
156 */
96e21f86 157#define CONFIG_PPC4xx_EMAC
6fb6af6d 158#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
4cdad5f4 159#define CONFIG_MII 1 /* MII PHY management */
e0299076
PT
160#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
161#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
4cdad5f4
PT
162#define CONFIG_ETHPRIME "ppc_4xx_eth2"
163#define CONFIG_PHY_ADDR 4 /* PHY address phy0 not populated */
164#define CONFIG_PHY2_ADDR 4 /* PHY address phy2 */
e0299076 165#define CONFIG_HAS_ETH2 1 /* add support for "eth2addr" */
4cdad5f4 166#define CONFIG_PHY3_ADDR 8 /* PHY address phy3 */
e0299076 167#define CONFIG_HAS_ETH3 1 /* add support for "eth3addr" */
a5562901 168
e0299076 169/* BOOTP options */
a1aa0bb5
JL
170#define CONFIG_BOOTP_BOOTFILESIZE
171#define CONFIG_BOOTP_BOOTPATH
172#define CONFIG_BOOTP_GATEWAY
173#define CONFIG_BOOTP_HOSTNAME
174
a5562901 175/*
4cdad5f4 176 * Command configuration
a5562901 177 */
c4ae1a02
PT
178#define CONFIG_CMD_IRQ
179#define CONFIG_CMD_JFFS2
c4ae1a02 180#define CONFIG_CMD_PCI
a5562901 181
ba56f625
WD
182/*
183 * Miscellaneous configurable options
184 */
e0299076 185#define CONFIG_SYS_LONGHELP /* undef to save memory */
4cdad5f4 186#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
e0299076 187#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
6d0f6bcf 188#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
e0299076
PT
189#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
190#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
9b4ef1f5 191#define CONFIG_CMDLINE_EDITING 1 /* Command-line editing */
9b4ef1f5
PT
192#define CONFIG_PANIC_HANG /* do not reset board on panic */
193#define CONFIG_PREBOOT /* enable preboot variable */
9b4ef1f5
PT
194#define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
195#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
e0299076 196
ba56f625
WD
197/*
198 * For booting Linux, the board info and command line data
199 * have to be in the first 8 MB of memory, since this is
200 * the maximum mapped by the Linux kernel during initialization.
201 */
6d0f6bcf 202#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
ba56f625 203
4cdad5f4
PT
204/*
205 * Environment Configuration
206 */
207#define CONFIG_ENV_IS_IN_FLASH 1
208#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
209#define CONFIG_ENV_SIZE 0x8000
210#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
211
c4ae1a02
PT
212/*
213 * Flash memory map:
214 * fff80000 - ffffffff U-Boot (512 KB)
215 * fff40000 - fff7ffff U-Boot Environment (256 KB)
216 * fff00000 - fff3ffff FDT (256KB)
217 * ffc00000 - ffefffff OS image (3MB)
218 * ff000000 - ffbfffff OS Use/Filesystem (12MB)
219 */
220
5368c55d
MV
221#define CONFIG_UBOOT_ENV_ADDR __stringify(CONFIG_SYS_TEXT_BASE)
222#define CONFIG_FDT_ENV_ADDR __stringify(0xfff00000)
223#define CONFIG_OS_ENV_ADDR __stringify(0xffc00000)
c4ae1a02
PT
224
225#define CONFIG_PROG_UBOOT \
226 "$download_cmd $loadaddr $ubootfile; " \
227 "if test $? -eq 0; then " \
228 "protect off "CONFIG_UBOOT_ENV_ADDR" +80000; " \
229 "erase "CONFIG_UBOOT_ENV_ADDR" +80000; " \
230 "cp.w $loadaddr "CONFIG_UBOOT_ENV_ADDR" 40000; " \
231 "protect on "CONFIG_UBOOT_ENV_ADDR" +80000; " \
232 "cmp.b $loadaddr "CONFIG_UBOOT_ENV_ADDR" 80000; " \
233 "if test $? -ne 0; then " \
234 "echo PROGRAM FAILED; " \
235 "else; " \
236 "echo PROGRAM SUCCEEDED; " \
237 "fi; " \
238 "else; " \
239 "echo DOWNLOAD FAILED; " \
240 "fi;"
241
242#define CONFIG_BOOT_OS_NET \
243 "$download_cmd $osaddr $osfile; " \
244 "if test $? -eq 0; then " \
245 "if test -n $fdtaddr; then " \
246 "$download_cmd $fdtaddr $fdtfile; " \
247 "if test $? -eq 0; then " \
248 "bootm $osaddr - $fdtaddr; " \
249 "else; " \
250 "echo FDT DOWNLOAD FAILED; " \
251 "fi; " \
252 "else; " \
253 "bootm $osaddr; " \
254 "fi; " \
255 "else; " \
256 "echo OS DOWNLOAD FAILED; " \
257 "fi;"
258
259#define CONFIG_PROG_OS \
260 "$download_cmd $osaddr $osfile; " \
261 "if test $? -eq 0; then " \
262 "erase "CONFIG_OS_ENV_ADDR" +$filesize; " \
263 "cp.b $osaddr "CONFIG_OS_ENV_ADDR" $filesize; " \
264 "cmp.b $osaddr "CONFIG_OS_ENV_ADDR" $filesize; " \
265 "if test $? -ne 0; then " \
266 "echo OS PROGRAM FAILED; " \
267 "else; " \
268 "echo OS PROGRAM SUCCEEDED; " \
269 "fi; " \
270 "else; " \
271 "echo OS DOWNLOAD FAILED; " \
272 "fi;"
273
274#define CONFIG_PROG_FDT \
275 "$download_cmd $fdtaddr $fdtfile; " \
276 "if test $? -eq 0; then " \
277 "erase "CONFIG_FDT_ENV_ADDR" +$filesize;" \
278 "cp.b $fdtaddr "CONFIG_FDT_ENV_ADDR" $filesize; " \
279 "cmp.b $fdtaddr "CONFIG_FDT_ENV_ADDR" $filesize; " \
280 "if test $? -ne 0; then " \
281 "echo FDT PROGRAM FAILED; " \
282 "else; " \
283 "echo FDT PROGRAM SUCCEEDED; " \
284 "fi; " \
285 "else; " \
286 "echo FDT DOWNLOAD FAILED; " \
287 "fi;"
288
289#define CONFIG_EXTRA_ENV_SETTINGS \
290 "autoload=yes\0" \
291 "download_cmd=tftp\0" \
292 "console_args=console=ttyS0,115200\0" \
293 "root_args=root=/dev/nfs rw\0" \
294 "misc_args=ip=on\0" \
295 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
296 "bootfile=/home/user/file\0" \
c00ac259
PT
297 "osfile=/home/user/board.uImage\0" \
298 "fdtfile=/home/user/board.dtb\0" \
c4ae1a02 299 "ubootfile=/home/user/u-boot.bin\0" \
b24a4f62 300 "fdtaddr=0x1e00000\0" \
c4ae1a02
PT
301 "osaddr=0x1000000\0" \
302 "loadaddr=0x1000000\0" \
303 "prog_uboot="CONFIG_PROG_UBOOT"\0" \
304 "prog_os="CONFIG_PROG_OS"\0" \
305 "prog_fdt="CONFIG_PROG_FDT"\0" \
306 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
307 "bootcmd_flash=run set_bootargs; " \
308 "bootm "CONFIG_OS_ENV_ADDR" - "CONFIG_FDT_ENV_ADDR"\0" \
309 "bootcmd=run bootcmd_flash\0"
ba56f625 310#endif /* __CONFIG_H */