]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/xpedite1000.h
configs: Re-sync HUSH options
[people/ms/u-boot.git] / include / configs / xpedite1000.h
CommitLineData
ba56f625
WD
1/*
2 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
ba56f625
WD
5 */
6
e0299076 7/*
ba56f625
WD
8 * config for XPedite1000 from XES Inc.
9 * Ported from EBONY config by Travis B. Sawyer <tsawyer@sandburst.com>
10 * (C) Copyright 2003 Sandburst Corporation
0c8721a4 11 * board/config_EBONY.h - configuration for AMCC 440GP Ref (Ebony)
e0299076 12 */
ba56f625
WD
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
e0299076 17/* High Level Configuration Options */
10c1b218 18#define CONFIG_XPEDITE1000 1
54381b79 19#define CONFIG_SYS_BOARD_NAME "XPedite1000"
92af6549 20#define CONFIG_SYS_FORM_PMC 1
ba56f625 21#define CONFIG_440 1
846b0dd2 22#define CONFIG_440GX 1 /* 440 GX */
3c74e32a 23#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
ba56f625 24#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
02851009 25#define CONFIG_DISPLAY_BOARDINFO
ba56f625 26
2ae18241
WD
27#define CONFIG_SYS_TEXT_BASE 0xFFF80000
28
4cdad5f4
PT
29/*
30 * DDR config
31 */
32#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
33#define SPD_EEPROM_ADDRESS {0x54} /* SPD i2c spd addresses */
34#define CONFIG_VERY_BIG_RAM 1
ba56f625 35
e0299076 36/*
ba56f625
WD
37 * Base addresses -- Note these are effective addresses where the
38 * actual resources get mapped (not physical addresses)
e0299076 39 */
4cdad5f4
PT
40#define CONFIG_SYS_SDRAM_BASE 0x00000000
41#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
14d0a02a 42#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
4cdad5f4 43#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
4cdad5f4
PT
44#define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
45#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
e0299076
PT
46#define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000)
47#define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700)
ba56f625 48
4cdad5f4
PT
49/*
50 * Diagnostics
51 */
9b4ef1f5 52#define CONFIG_SYS_ALT_MEMTEST
4cdad5f4
PT
53#define CONFIG_SYS_MEMTEST_START 0x0400000
54#define CONFIG_SYS_MEMTEST_END 0x0C00000
55
56/* POST support */
57#define CONFIG_POST (CONFIG_SYS_POST_RTC | \
58 CONFIG_SYS_POST_I2C)
59
60/*
61 * LED support
62 */
e0299076
PT
63#define USR_LED0 0x00000080
64#define USR_LED1 0x00000100
65#define USR_LED2 0x00000200
66#define USR_LED3 0x00000400
ba56f625
WD
67
68#ifndef __ASSEMBLY__
69extern unsigned long in32(unsigned int);
70extern void out32(unsigned int, unsigned long);
71
6d0f6bcf
JCPV
72#define LED0_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED0))
73#define LED1_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED1))
74#define LED2_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED2))
75#define LED3_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED3))
ba56f625 76
6d0f6bcf
JCPV
77#define LED0_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED0))
78#define LED1_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED1))
79#define LED2_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED2))
80#define LED3_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED3))
ba56f625
WD
81#endif
82
4cdad5f4
PT
83/*
84 * Use internal SRAM for initial stack
85 */
e0299076
PT
86#define CONFIG_SYS_TEMP_STACK_OCM 1
87#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
88#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
553f0982 89#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
25ddd1fb 90#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
800eb096 91#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
ba56f625 92
9b4ef1f5
PT
93#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
94#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
ba56f625 95
4cdad5f4
PT
96/*
97 * Serial Port
98 */
550650dd 99#define CONFIG_CONS_INDEX 1 /* Use UART0 */
550650dd
SR
100#define CONFIG_SYS_NS16550_SERIAL
101#define CONFIG_SYS_NS16550_REG_SIZE 1
102#define CONFIG_SYS_NS16550_CLK get_serial_clock()
103
e0299076
PT
104#define CONFIG_SYS_BAUDRATE_TABLE \
105 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400}
9b4ef1f5 106#define CONFIG_BAUDRATE 115200
4cdad5f4
PT
107#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
108#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
ba56f625 109
e0299076 110/*
4cdad5f4 111 * NOR flash configuration
e0299076 112 */
42735815
PT
113#define CONFIG_SYS_MAX_FLASH_BANKS 3
114#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, 0xf0000000, 0xf4000000 }
115#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
11ad309c
PT
116#define CONFIG_FLASH_CFI_DRIVER
117#define CONFIG_SYS_FLASH_CFI
118#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
42735815 119#define CONFIG_SYS_FLASH_QUIET_TEST /* MirrorBit flashes are optional */
e0299076
PT
120#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
121#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
122
4cdad5f4
PT
123/*
124 * I2C
125 */
880540de
DE
126#define CONFIG_SYS_I2C
127#define CONFIG_SYS_I2C_PPC4XX
128#define CONFIG_SYS_I2C_PPC4XX_CH0
129#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
130#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7f
ba56f625 131
4cdad5f4
PT
132/* I2C EEPROM */
133#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
e0299076
PT
134#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
135#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
136#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
ba56f625 137
4cdad5f4
PT
138/* I2C RTC: STMicro M41T00 */
139#define CONFIG_RTC_M41T11 1
140#define CONFIG_SYS_I2C_RTC_ADDR 0x68
141#define CONFIG_SYS_M41T11_BASE_YEAR 2000
142
143/*
144 * PCI
145 */
146/* General PCI */
147#define CONFIG_PCI /* include pci support */
842033e6 148#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
4cdad5f4
PT
149#define CONFIG_PCI_PNP /* do pci plug-and-play */
150#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
151#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
152
153/* Board-specific PCI */
154#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
155#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
156#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
157#define CONFIG_SYS_PCI_FORCE_PCI_CONV /* Force PCI Conventional Mode */
ba56f625 158
4cdad5f4
PT
159/*
160 * Networking options
161 */
96e21f86 162#define CONFIG_PPC4xx_EMAC
6fb6af6d 163#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
4cdad5f4 164#define CONFIG_MII 1 /* MII PHY management */
e0299076
PT
165#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
166#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
4cdad5f4
PT
167#define CONFIG_ETHPRIME "ppc_4xx_eth2"
168#define CONFIG_PHY_ADDR 4 /* PHY address phy0 not populated */
169#define CONFIG_PHY2_ADDR 4 /* PHY address phy2 */
e0299076 170#define CONFIG_HAS_ETH2 1 /* add support for "eth2addr" */
4cdad5f4 171#define CONFIG_PHY3_ADDR 8 /* PHY address phy3 */
e0299076 172#define CONFIG_HAS_ETH3 1 /* add support for "eth3addr" */
a5562901 173
e0299076 174/* BOOTP options */
a1aa0bb5
JL
175#define CONFIG_BOOTP_BOOTFILESIZE
176#define CONFIG_BOOTP_BOOTPATH
177#define CONFIG_BOOTP_GATEWAY
178#define CONFIG_BOOTP_HOSTNAME
179
a5562901 180/*
4cdad5f4 181 * Command configuration
a5562901 182 */
c4ae1a02 183#define CONFIG_CMD_ASKENV
a5562901 184#define CONFIG_CMD_DATE
c4ae1a02 185#define CONFIG_CMD_DHCP
a5562901 186#define CONFIG_CMD_EEPROM
c4ae1a02
PT
187#define CONFIG_CMD_I2C
188#define CONFIG_CMD_IRQ
189#define CONFIG_CMD_JFFS2
a5562901 190#define CONFIG_CMD_MII
c4ae1a02
PT
191#define CONFIG_CMD_PCI
192#define CONFIG_CMD_PING
193#define CONFIG_CMD_SNTP
a5562901 194
ba56f625
WD
195/*
196 * Miscellaneous configurable options
197 */
e0299076 198#define CONFIG_SYS_LONGHELP /* undef to save memory */
4cdad5f4 199#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
e0299076 200#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
6d0f6bcf 201#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
e0299076
PT
202#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
203#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
9b4ef1f5
PT
204#define CONFIG_CMDLINE_EDITING 1 /* Command-line editing */
205#define CONFIG_BOOTDELAY 3 /* -1 disables auto-boot */
206#define CONFIG_PANIC_HANG /* do not reset board on panic */
207#define CONFIG_PREBOOT /* enable preboot variable */
9b4ef1f5
PT
208#define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
209#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
e0299076 210
ba56f625
WD
211/*
212 * For booting Linux, the board info and command line data
213 * have to be in the first 8 MB of memory, since this is
214 * the maximum mapped by the Linux kernel during initialization.
215 */
6d0f6bcf 216#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
ba56f625 217
4cdad5f4
PT
218/*
219 * Environment Configuration
220 */
221#define CONFIG_ENV_IS_IN_FLASH 1
222#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
223#define CONFIG_ENV_SIZE 0x8000
224#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
225
c4ae1a02
PT
226/*
227 * Flash memory map:
228 * fff80000 - ffffffff U-Boot (512 KB)
229 * fff40000 - fff7ffff U-Boot Environment (256 KB)
230 * fff00000 - fff3ffff FDT (256KB)
231 * ffc00000 - ffefffff OS image (3MB)
232 * ff000000 - ffbfffff OS Use/Filesystem (12MB)
233 */
234
5368c55d
MV
235#define CONFIG_UBOOT_ENV_ADDR __stringify(CONFIG_SYS_TEXT_BASE)
236#define CONFIG_FDT_ENV_ADDR __stringify(0xfff00000)
237#define CONFIG_OS_ENV_ADDR __stringify(0xffc00000)
c4ae1a02
PT
238
239#define CONFIG_PROG_UBOOT \
240 "$download_cmd $loadaddr $ubootfile; " \
241 "if test $? -eq 0; then " \
242 "protect off "CONFIG_UBOOT_ENV_ADDR" +80000; " \
243 "erase "CONFIG_UBOOT_ENV_ADDR" +80000; " \
244 "cp.w $loadaddr "CONFIG_UBOOT_ENV_ADDR" 40000; " \
245 "protect on "CONFIG_UBOOT_ENV_ADDR" +80000; " \
246 "cmp.b $loadaddr "CONFIG_UBOOT_ENV_ADDR" 80000; " \
247 "if test $? -ne 0; then " \
248 "echo PROGRAM FAILED; " \
249 "else; " \
250 "echo PROGRAM SUCCEEDED; " \
251 "fi; " \
252 "else; " \
253 "echo DOWNLOAD FAILED; " \
254 "fi;"
255
256#define CONFIG_BOOT_OS_NET \
257 "$download_cmd $osaddr $osfile; " \
258 "if test $? -eq 0; then " \
259 "if test -n $fdtaddr; then " \
260 "$download_cmd $fdtaddr $fdtfile; " \
261 "if test $? -eq 0; then " \
262 "bootm $osaddr - $fdtaddr; " \
263 "else; " \
264 "echo FDT DOWNLOAD FAILED; " \
265 "fi; " \
266 "else; " \
267 "bootm $osaddr; " \
268 "fi; " \
269 "else; " \
270 "echo OS DOWNLOAD FAILED; " \
271 "fi;"
272
273#define CONFIG_PROG_OS \
274 "$download_cmd $osaddr $osfile; " \
275 "if test $? -eq 0; then " \
276 "erase "CONFIG_OS_ENV_ADDR" +$filesize; " \
277 "cp.b $osaddr "CONFIG_OS_ENV_ADDR" $filesize; " \
278 "cmp.b $osaddr "CONFIG_OS_ENV_ADDR" $filesize; " \
279 "if test $? -ne 0; then " \
280 "echo OS PROGRAM FAILED; " \
281 "else; " \
282 "echo OS PROGRAM SUCCEEDED; " \
283 "fi; " \
284 "else; " \
285 "echo OS DOWNLOAD FAILED; " \
286 "fi;"
287
288#define CONFIG_PROG_FDT \
289 "$download_cmd $fdtaddr $fdtfile; " \
290 "if test $? -eq 0; then " \
291 "erase "CONFIG_FDT_ENV_ADDR" +$filesize;" \
292 "cp.b $fdtaddr "CONFIG_FDT_ENV_ADDR" $filesize; " \
293 "cmp.b $fdtaddr "CONFIG_FDT_ENV_ADDR" $filesize; " \
294 "if test $? -ne 0; then " \
295 "echo FDT PROGRAM FAILED; " \
296 "else; " \
297 "echo FDT PROGRAM SUCCEEDED; " \
298 "fi; " \
299 "else; " \
300 "echo FDT DOWNLOAD FAILED; " \
301 "fi;"
302
303#define CONFIG_EXTRA_ENV_SETTINGS \
304 "autoload=yes\0" \
305 "download_cmd=tftp\0" \
306 "console_args=console=ttyS0,115200\0" \
307 "root_args=root=/dev/nfs rw\0" \
308 "misc_args=ip=on\0" \
309 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
310 "bootfile=/home/user/file\0" \
c00ac259
PT
311 "osfile=/home/user/board.uImage\0" \
312 "fdtfile=/home/user/board.dtb\0" \
c4ae1a02
PT
313 "ubootfile=/home/user/u-boot.bin\0" \
314 "fdtaddr=c00000\0" \
315 "osaddr=0x1000000\0" \
316 "loadaddr=0x1000000\0" \
317 "prog_uboot="CONFIG_PROG_UBOOT"\0" \
318 "prog_os="CONFIG_PROG_OS"\0" \
319 "prog_fdt="CONFIG_PROG_FDT"\0" \
320 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
321 "bootcmd_flash=run set_bootargs; " \
322 "bootm "CONFIG_OS_ENV_ADDR" - "CONFIG_FDT_ENV_ADDR"\0" \
323 "bootcmd=run bootcmd_flash\0"
ba56f625 324#endif /* __CONFIG_H */