]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/xpedite517x.h
Move CONFIG_OF_LIBFDT to Kconfig
[people/ms/u-boot.git] / include / configs / xpedite517x.h
CommitLineData
5da6f806
PT
1/*
2 * Copyright 2009 Extreme Engineering Solutions, Inc.
3 * Copyright 2007-2008 Freescale Semiconductor, Inc.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
5da6f806
PT
6 */
7
8/*
c00ac259 9 * xpedite517x board configuration file
5da6f806
PT
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 */
5da6f806
PT
17#define CONFIG_MPC8641 1 /* MPC8641 specific */
18#define CONFIG_XPEDITE5140 1 /* MPC8641HPCN board specific */
19#define CONFIG_SYS_BOARD_NAME "XPedite5170"
92af6549 20#define CONFIG_SYS_FORM_3U_VPX 1
5da6f806
PT
21#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
22#define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */
4bbfd3e2 23#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
5da6f806
PT
24#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
25#define CONFIG_ALTIVEC 1
02851009 26#define CONFIG_DISPLAY_BOARDINFO
5da6f806 27
2ae18241
WD
28#define CONFIG_SYS_TEXT_BASE 0xfff00000
29
5da6f806
PT
30#define CONFIG_PCI 1 /* Enable PCI/PCIE */
31#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
32#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
33#define CONFIG_PCIE1 1 /* PCIE controler 1 */
34#define CONFIG_PCIE2 1 /* PCIE controler 2 */
35#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 36#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
5da6f806
PT
37#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
38#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
39
40/*
41 * DDR config
42 */
5614e71b 43#define CONFIG_SYS_FSL_DDR2
5da6f806
PT
44#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
45#define CONFIG_DDR_SPD
46#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
47#define SPD_EEPROM_ADDRESS1 0x54 /* Both channels use the */
48#define SPD_EEPROM_ADDRESS2 0x54 /* same SPD data */
49#define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */
50#define CONFIG_NUM_DDR_CONTROLLERS 2
51#define CONFIG_DIMM_SLOTS_PER_CTLR 1
52#define CONFIG_CHIP_SELECTS_PER_CTRL 1
53#define CONFIG_DDR_ECC
54#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
55#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
57#define CONFIG_VERY_BIG_RAM
58#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
59
60/*
61 * virtual address to be used for temporary mappings. There
62 * should be 128k free at this VA.
63 */
64#define CONFIG_SYS_SCRATCH_VA 0xe0000000
65
66#ifndef __ASSEMBLY__
67extern unsigned long get_board_sys_clk(unsigned long dummy);
68#endif
69
70#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC86xx */
71
72/*
73 * L2CR setup
74 */
75#define CONFIG_SYS_L2
76#define L2_INIT 0
77#define L2_ENABLE (L2CR_L2E)
78
79/*
80 * Base addresses -- Note these are effective addresses where the
81 * actual resources get mapped (not physical addresses)
82 */
83#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
84#define CONFIG_SYS_CCSRBAR 0xef000000 /* relocated CCSRBAR */
85#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
86#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
87#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
88#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
5da6f806
PT
89
90/*
91 * Diagnostics
92 */
93#define CONFIG_SYS_ALT_MEMTEST
94#define CONFIG_SYS_MEMTEST_START 0x10000000
95#define CONFIG_SYS_MEMTEST_END 0x20000000
66a8b440
PT
96#define CONFIG_POST (CONFIG_SYS_POST_MEMORY |\
97 CONFIG_SYS_POST_I2C)
98#define I2C_ADDR_LIST {CONFIG_SYS_I2C_DS1621_ADDR, \
99 CONFIG_SYS_I2C_DS4510_ADDR, \
100 CONFIG_SYS_I2C_EEPROM_ADDR, \
101 CONFIG_SYS_I2C_LM90_ADDR, \
102 CONFIG_SYS_I2C_PCA9553_ADDR, \
103 CONFIG_SYS_I2C_PCA953X_ADDR0, \
104 CONFIG_SYS_I2C_PCA953X_ADDR1, \
105 CONFIG_SYS_I2C_PCA953X_ADDR2, \
106 CONFIG_SYS_I2C_PCA953X_ADDR3, \
107 CONFIG_SYS_I2C_PEX8518_ADDR, \
108 CONFIG_SYS_I2C_RTC_ADDR}
109/* The XPedite5170 can host an XMC which has an EEPROM at address 0x50 */
110#define I2C_ADDR_IGNORE_LIST {0x50}
5da6f806
PT
111
112/*
113 * Memory map
114 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
115 * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable
116 * 0xc000_0000 0xcfff_ffff PCIe2 Mem 256M non-cacheable
117 * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable
118 * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable
119 * 0xe880_0000 0xe8ff_ffff PCIe2 IO 8M non-cacheable
120 * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable
121 * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable
122 * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable
123 * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable
124 */
125
202d9487 126#define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_4 | LCRR_EADC_3)
5da6f806
PT
127
128/*
129 * NAND flash configuration
130 */
131#define CONFIG_SYS_NAND_BASE 0xef800000
132#define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */
133#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE2}
134#define CONFIG_SYS_MAX_NAND_DEVICE 2
135#define CONFIG_NAND_ACTL
136#define CONFIG_SYS_NAND_ACTL_ALE (1 << 14) /* C_LA14 */
137#define CONFIG_SYS_NAND_ACTL_CLE (1 << 15) /* C_LA15 */
138#define CONFIG_SYS_NAND_ACTL_NCE 0 /* NCE not controlled by ADDR */
139#define CONFIG_SYS_NAND_ACTL_DELAY 25
5da6f806
PT
140#define CONFIG_JFFS2_NAND
141
142/*
143 * NOR flash configuration
144 */
145#define CONFIG_SYS_FLASH_BASE 0xf8000000
146#define CONFIG_SYS_FLASH_BASE2 0xf0000000
147#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
148#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
149#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
150#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
151#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
152#define CONFIG_FLASH_CFI_DRIVER
153#define CONFIG_SYS_FLASH_CFI
154#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
155#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff00000, 0xc0000}, \
156 {0xf7f00000, 0xc0000} }
14d0a02a 157#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
5da6f806
PT
158#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
159
160/*
161 * Chip select configuration
162 */
163/* NOR Flash 0 on CS0 */
164#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE |\
165 BR_PS_16 |\
166 BR_V)
167#define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB |\
168 OR_GPCM_CSNT |\
169 OR_GPCM_XACS |\
170 OR_GPCM_ACS_DIV2 |\
171 OR_GPCM_SCY_8 |\
172 OR_GPCM_TRLX |\
173 OR_GPCM_EHTR |\
174 OR_GPCM_EAD)
175
176/* NOR Flash 1 on CS1 */
177#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 |\
178 BR_PS_16 |\
179 BR_V)
180#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
181
182/* NAND flash on CS2 */
183#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE |\
184 BR_PS_8 |\
185 BR_V)
186#define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB |\
187 OR_GPCM_BCTLD |\
188 OR_GPCM_CSNT |\
189 OR_GPCM_ACS_DIV4 |\
190 OR_GPCM_SCY_4 |\
191 OR_GPCM_TRLX |\
192 OR_GPCM_EHTR)
193
194/* Optional NAND flash on CS3 */
195#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 |\
196 BR_PS_8 |\
197 BR_V)
198#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
199
200/*
201 * Use L1 as initial stack
202 */
203#define CONFIG_SYS_INIT_RAM_LOCK 1
204#define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000
553f0982 205#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
5da6f806 206
25ddd1fb 207#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
5da6f806
PT
208#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
209
210#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
211#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
212
213/*
214 * Serial Port
215 */
216#define CONFIG_CONS_INDEX 1
5da6f806
PT
217#define CONFIG_SYS_NS16550_SERIAL
218#define CONFIG_SYS_NS16550_REG_SIZE 1
219#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
220#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
221#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
222#define CONFIG_SYS_BAUDRATE_TABLE \
223 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
224#define CONFIG_BAUDRATE 115200
225#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
226#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
227
228/*
229 * Use the HUSH parser
230 */
231#define CONFIG_SYS_HUSH_PARSER
5da6f806
PT
232
233/*
234 * Pass open firmware flat tree
235 */
5da6f806
PT
236#define CONFIG_OF_BOARD_SETUP 1
237#define CONFIG_OF_STDOUT_VIA_ALIAS 1
238
5da6f806
PT
239/*
240 * I2C
241 */
00f792e0
HS
242#define CONFIG_SYS_I2C
243#define CONFIG_SYS_I2C_FSL
244#define CONFIG_SYS_FSL_I2C_SPEED 100000
245#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
246#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
247#define CONFIG_SYS_FSL_I2C2_SPEED 100000
248#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
249#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
5da6f806
PT
250
251/* PEX8518 slave I2C interface */
252#define CONFIG_SYS_I2C_PEX8518_ADDR 0x70
253
254/* I2C DS1631 temperature sensor */
255#define CONFIG_SYS_I2C_DS1621_ADDR 0x48
256#define CONFIG_DTT_DS1621
257#define CONFIG_DTT_SENSORS { 0 }
66a8b440 258#define CONFIG_SYS_I2C_LM90_ADDR 0x4c
5da6f806
PT
259
260/* I2C EEPROM - AT24C128B */
261#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
262#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
263#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */
264#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */
265
266/* I2C RTC */
267#define CONFIG_RTC_M41T11 1
268#define CONFIG_SYS_I2C_RTC_ADDR 0x68
269#define CONFIG_SYS_M41T11_BASE_YEAR 2000
270
271/* GPIO/EEPROM/SRAM */
272#define CONFIG_DS4510
273#define CONFIG_SYS_I2C_DS4510_ADDR 0x51
274
275/* GPIO */
276#define CONFIG_PCA953X
277#define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18
278#define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c
279#define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e
280#define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f
281#define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0
66a8b440 282#define CONFIG_SYS_I2C_PCA9553_ADDR 0x62
5da6f806
PT
283
284/*
285 * PU = pulled high, PD = pulled low
286 * I = input, O = output, IO = input/output
287 */
288/* PCA9557 @ 0x18*/
289#define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */
290#define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select */
291#define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */
292#define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select */
293#define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */
294#define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Set to 0 to enable NVM writing */
295
296/* PCA9557 @ 0x1c*/
297#define CONFIG_SYS_PCA953X_XMC0_ROOT0 0x01 /* PU; Low if XMC is RC */
298#define CONFIG_SYS_PCA953X_PLUG_GPIO0 0x02 /* Samtec connector GPIO */
299#define CONFIG_SYS_PCA953X_XMC0_WAKE 0x04 /* PU; XMC wake */
300#define CONFIG_SYS_PCA953X_XMC0_BIST 0x08 /* PU; XMC built in self test */
301#define CONFIG_SYS_PCA953X_XMC_PRESENT 0x10 /* PU; Low if XMC module installed */
302#define CONFIG_SYS_PCA953X_PMC_PRESENT 0x20 /* PU; Low if PMC module installed */
303#define CONFIG_SYS_PCA953X_PMC0_MONARCH 0x40 /* PMC monarch mode enable */
304#define CONFIG_SYS_PCA953X_PMC0_EREADY 0x80 /* PU; PMC PCI eready */
305
306/* PCA9557 @ 0x1e*/
307#define CONFIG_SYS_PCA953X_P0_GA0 0x01 /* PU; VPX Geographical address */
308#define CONFIG_SYS_PCA953X_P0_GA1 0x02 /* PU; VPX Geographical address */
309#define CONFIG_SYS_PCA953X_P0_GA2 0x04 /* PU; VPX Geographical address */
310#define CONFIG_SYS_PCA953X_P0_GA3 0x08 /* PU; VPX Geographical address */
311#define CONFIG_SYS_PCA953X_P0_GA4 0x10 /* PU; VPX Geographical address */
312#define CONFIG_SYS_PCA953X_P0_GAP 0x20 /* PU; VPX Geographical address parity */
313#define CONFIG_SYS_PCA953X_P1_SYSEN 0x80 /* PU; VPX P1 SYSCON */
314
315/* PCA9557 @ 0x1f */
316#define CONFIG_SYS_PCA953X_VPX_GPIO0 0x01 /* PU; VPX P15 GPIO */
317#define CONFIG_SYS_PCA953X_VPX_GPIO1 0x02 /* PU; VPX P15 GPIO */
318#define CONFIG_SYS_PCA953X_VPX_GPIO2 0x04 /* PU; VPX P15 GPIO */
319#define CONFIG_SYS_PCA953X_VPX_GPIO3 0x08 /* PU; VPX P15 GPIO */
320
321/*
322 * General PCI
323 * Memory space is mapped 1-1, but I/O space must start from 0.
324 */
325/* PCIE1 - PEX8518 */
9660c5de
PT
326#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
327#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
5da6f806 328#define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */
9660c5de 329#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
5da6f806
PT
330#define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000
331#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
332
333/* PCIE2 - VPX P1 */
9660c5de
PT
334#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
335#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
5da6f806 336#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
9660c5de 337#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
5da6f806
PT
338#define CONFIG_SYS_PCIE2_IO_PHYS 0xe8800000
339#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 /* 8M */
340
341/*
342 * Networking options
343 */
344#define CONFIG_TSEC_ENET /* tsec ethernet support */
345#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
5da6f806
PT
346#define CONFIG_MII 1 /* MII PHY management */
347#define CONFIG_ETHPRIME "eTSEC1"
348
349#define CONFIG_TSEC1 1
350#define CONFIG_TSEC1_NAME "eTSEC1"
351#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
352#define TSEC1_PHY_ADDR 1
353#define TSEC1_PHYIDX 0
354#define CONFIG_HAS_ETH0
355
356#define CONFIG_TSEC2 1
357#define CONFIG_TSEC2_NAME "eTSEC2"
358#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
359#define TSEC2_PHY_ADDR 2
360#define TSEC2_PHYIDX 0
361#define CONFIG_HAS_ETH1
362
363/*
364 * BAT mappings
365 */
366#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
367#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT |\
368 BATL_PP_RW |\
369 BATL_CACHEINHIBIT |\
370 BATL_GUARDEDSTORAGE)
371#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT |\
372 BATU_BL_1M |\
373 BATU_VS |\
374 BATU_VP)
375#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT |\
376 BATL_PP_RW |\
377 BATL_CACHEINHIBIT)
378#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
379#endif
380
381/*
382 * BAT0 2G Cacheable, non-guarded
383 * 0x0000_0000 2G DDR
384 */
385#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
386#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
387#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
388#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
389
390/*
391 * BAT1 1G Cache-inhibited, guarded
392 * 0x8000_0000 1G PCI-Express 1 Memory
393 */
394#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS |\
395 BATL_PP_RW |\
396 BATL_CACHEINHIBIT |\
397 BATL_GUARDEDSTORAGE)
398#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_PHYS |\
399 BATU_BL_1G |\
400 BATU_VS |\
401 BATU_VP)
402#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS |\
403 BATL_PP_RW |\
404 BATL_CACHEINHIBIT)
405#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
406
407/*
408 * BAT2 512M Cache-inhibited, guarded
409 * 0xc000_0000 512M PCI-Express 2 Memory
410 */
411#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCIE2_MEM_PHYS |\
412 BATL_PP_RW |\
413 BATL_CACHEINHIBIT |\
414 BATL_GUARDEDSTORAGE)
415#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE2_MEM_PHYS |\
416 BATU_BL_512M |\
417 BATU_VS |\
418 BATU_VP)
419#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCIE2_MEM_PHYS |\
420 BATL_PP_RW |\
421 BATL_CACHEINHIBIT)
422#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
423
424/*
425 * BAT3 1M Cache-inhibited, guarded
426 * 0xe000_0000 1M CCSR
427 */
428#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR |\
429 BATL_PP_RW |\
430 BATL_CACHEINHIBIT |\
431 BATL_GUARDEDSTORAGE)
432#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR |\
433 BATU_BL_1M |\
434 BATU_VS |\
435 BATU_VP)
436#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR |\
437 BATL_PP_RW |\
438 BATL_CACHEINHIBIT)
439#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
440
441/*
442 * BAT4 32M Cache-inhibited, guarded
443 * 0xe200_0000 16M PCI-Express 1 I/O
444 * 0xe300_0000 16M PCI-Express 2 I/0
445 */
446#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE1_IO_PHYS |\
447 BATL_PP_RW |\
448 BATL_CACHEINHIBIT |\
449 BATL_GUARDEDSTORAGE)
450#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_PHYS |\
451 BATU_BL_32M |\
452 BATU_VS |\
453 BATU_VP)
454#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS |\
455 BATL_PP_RW |\
456 BATL_CACHEINHIBIT)
457#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
458
459/*
460 * BAT5 128K Cacheable, non-guarded
461 * 0xe400_1000 128K Init RAM for stack in the CPU DCache (no backing memory)
462 */
463#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR |\
464 BATL_PP_RW |\
465 BATL_MEMCOHERENCE)
466#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR |\
467 BATU_BL_128K |\
468 BATU_VS |\
469 BATU_VP)
470#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
471#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
472
473/*
474 * BAT6 256M Cache-inhibited, guarded
475 * 0xf000_0000 256M FLASH
476 */
477#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE2 |\
478 BATL_PP_RW |\
479 BATL_CACHEINHIBIT |\
480 BATL_GUARDEDSTORAGE)
481#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE |\
482 BATU_BL_256M |\
483 BATU_VS |\
484 BATU_VP)
485#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE |\
486 BATL_PP_RW |\
487 BATL_MEMCOHERENCE)
488#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
489
490/* Map the last 1M of flash where we're running from reset */
491#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY |\
492 BATL_PP_RW |\
493 BATL_CACHEINHIBIT |\
494 BATL_GUARDEDSTORAGE)
14d0a02a 495#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE |\
5da6f806
PT
496 BATU_BL_1M |\
497 BATU_VS |\
498 BATU_VP)
499#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY |\
500 BATL_PP_RW |\
501 BATL_MEMCOHERENCE)
502#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
503
504/*
505 * BAT7 64M Cache-inhibited, guarded
506 * 0xe800_0000 64K NAND FLASH
507 * 0xe804_0000 128K DUART Registers
508 */
509#define CONFIG_SYS_DBAT7L (CONFIG_SYS_NAND_BASE |\
510 BATL_PP_RW |\
511 BATL_CACHEINHIBIT |\
512 BATL_GUARDEDSTORAGE)
513#define CONFIG_SYS_DBAT7U (CONFIG_SYS_NAND_BASE |\
514 BATU_BL_512K |\
515 BATU_VS |\
516 BATU_VP)
517#define CONFIG_SYS_IBAT7L (CONFIG_SYS_NAND_BASE |\
518 BATL_PP_RW |\
519 BATL_CACHEINHIBIT)
520#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
521
522/*
523 * Command configuration.
524 */
5da6f806
PT
525#define CONFIG_CMD_ASKENV
526#define CONFIG_CMD_DATE
527#define CONFIG_CMD_DHCP
528#define CONFIG_CMD_DS4510
529#define CONFIG_CMD_DS4510_INFO
530#define CONFIG_CMD_DTT
531#define CONFIG_CMD_EEPROM
5da6f806
PT
532#define CONFIG_CMD_I2C
533#define CONFIG_CMD_IRQ
534#define CONFIG_CMD_JFFS2
535#define CONFIG_CMD_MII
536#define CONFIG_CMD_NAND
5da6f806
PT
537#define CONFIG_CMD_PCA953X
538#define CONFIG_CMD_PCA953X_INFO
539#define CONFIG_CMD_PCI
96d61603 540#define CONFIG_CMD_PCI_ENUM
5da6f806
PT
541#define CONFIG_CMD_PING
542#define CONFIG_CMD_REGINFO
543#define CONFIG_CMD_SNTP
544
545/*
546 * Miscellaneous configurable options
547 */
548#define CONFIG_SYS_LONGHELP /* undef to save memory */
549#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
5da6f806
PT
550#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
551#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
552#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
553#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
5da6f806
PT
554#define CONFIG_CMDLINE_EDITING 1 /* Command-line editing */
555#define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */
556#define CONFIG_BOOTDELAY 3 /* -1 disables auto-boot */
557#define CONFIG_PANIC_HANG /* do not reset board on panic */
558#define CONFIG_PREBOOT /* enable preboot variable */
559#define CONFIG_FIT 1
560#define CONFIG_FIT_VERBOSE 1
561#define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
562
563/*
564 * For booting Linux, the board info and command line data
565 * have to be in the first 16 MB of memory, since this is
566 * the maximum mapped by the Linux kernel during initialization.
567 */
568#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
39121c08 569#define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
5da6f806 570
5da6f806
PT
571/*
572 * Environment Configuration
573 */
574#define CONFIG_ENV_IS_IN_FLASH 1
575#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
576#define CONFIG_ENV_SIZE 0x8000
577#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
578
579/*
580 * Flash memory map:
581 * fffc0000 - ffffffff Pri FDT (256KB)
582 * fff80000 - fffbffff Pri U-Boot Environment (256 KB)
583 * fff00000 - fff7ffff Pri U-Boot (512 KB)
584 * fef00000 - ffefffff Pri OS image (16MB)
585 * f8000000 - feefffff Pri OS Use/Filesystem (111MB)
586 *
587 * f7fc0000 - f7ffffff Sec FDT (256KB)
588 * f7f80000 - f7fbffff Sec U-Boot Environment (256 KB)
589 * f7f00000 - f7f7ffff Sec U-Boot (512 KB)
590 * f6f00000 - f7efffff Sec OS image (16MB)
591 * f0000000 - f6efffff Sec OS Use/Filesystem (111MB)
592 */
5368c55d
MV
593#define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff00000)
594#define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f00000)
595#define CONFIG_FDT1_ENV_ADDR __stringify(0xfffc0000)
596#define CONFIG_FDT2_ENV_ADDR __stringify(0xf7fc0000)
597#define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000)
598#define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000)
5da6f806
PT
599
600#define CONFIG_PROG_UBOOT1 \
601 "$download_cmd $loadaddr $ubootfile; " \
602 "if test $? -eq 0; then " \
603 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
604 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
605 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \
606 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
607 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \
608 "if test $? -ne 0; then " \
609 "echo PROGRAM FAILED; " \
610 "else; " \
611 "echo PROGRAM SUCCEEDED; " \
612 "fi; " \
613 "else; " \
614 "echo DOWNLOAD FAILED; " \
615 "fi;"
616
617#define CONFIG_PROG_UBOOT2 \
618 "$download_cmd $loadaddr $ubootfile; " \
619 "if test $? -eq 0; then " \
620 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
621 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
622 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \
623 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
624 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \
625 "if test $? -ne 0; then " \
626 "echo PROGRAM FAILED; " \
627 "else; " \
628 "echo PROGRAM SUCCEEDED; " \
629 "fi; " \
630 "else; " \
631 "echo DOWNLOAD FAILED; " \
632 "fi;"
633
634#define CONFIG_BOOT_OS_NET \
635 "$download_cmd $osaddr $osfile; " \
636 "if test $? -eq 0; then " \
637 "if test -n $fdtaddr; then " \
638 "$download_cmd $fdtaddr $fdtfile; " \
639 "if test $? -eq 0; then " \
640 "bootm $osaddr - $fdtaddr; " \
641 "else; " \
642 "echo FDT DOWNLOAD FAILED; " \
643 "fi; " \
644 "else; " \
645 "bootm $osaddr; " \
646 "fi; " \
647 "else; " \
648 "echo OS DOWNLOAD FAILED; " \
649 "fi;"
650
651#define CONFIG_PROG_OS1 \
652 "$download_cmd $osaddr $osfile; " \
653 "if test $? -eq 0; then " \
654 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \
655 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
656 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
657 "if test $? -ne 0; then " \
658 "echo OS PROGRAM FAILED; " \
659 "else; " \
660 "echo OS PROGRAM SUCCEEDED; " \
661 "fi; " \
662 "else; " \
663 "echo OS DOWNLOAD FAILED; " \
664 "fi;"
665
666#define CONFIG_PROG_OS2 \
667 "$download_cmd $osaddr $osfile; " \
668 "if test $? -eq 0; then " \
669 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \
670 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
671 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
672 "if test $? -ne 0; then " \
673 "echo OS PROGRAM FAILED; " \
674 "else; " \
675 "echo OS PROGRAM SUCCEEDED; " \
676 "fi; " \
677 "else; " \
678 "echo OS DOWNLOAD FAILED; " \
679 "fi;"
680
681#define CONFIG_PROG_FDT1 \
682 "$download_cmd $fdtaddr $fdtfile; " \
683 "if test $? -eq 0; then " \
684 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \
685 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
686 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
687 "if test $? -ne 0; then " \
688 "echo FDT PROGRAM FAILED; " \
689 "else; " \
690 "echo FDT PROGRAM SUCCEEDED; " \
691 "fi; " \
692 "else; " \
693 "echo FDT DOWNLOAD FAILED; " \
694 "fi;"
695
696#define CONFIG_PROG_FDT2 \
697 "$download_cmd $fdtaddr $fdtfile; " \
698 "if test $? -eq 0; then " \
699 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \
700 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
701 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
702 "if test $? -ne 0; then " \
703 "echo FDT PROGRAM FAILED; " \
704 "else; " \
705 "echo FDT PROGRAM SUCCEEDED; " \
706 "fi; " \
707 "else; " \
708 "echo FDT DOWNLOAD FAILED; " \
709 "fi;"
710
711#define CONFIG_EXTRA_ENV_SETTINGS \
712 "autoload=yes\0" \
713 "download_cmd=tftp\0" \
714 "console_args=console=ttyS0,115200\0" \
715 "root_args=root=/dev/nfs rw\0" \
716 "misc_args=ip=on\0" \
717 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
718 "bootfile=/home/user/file\0" \
c00ac259
PT
719 "osfile=/home/user/board.uImage\0" \
720 "fdtfile=/home/user/board.dtb\0" \
5da6f806
PT
721 "ubootfile=/home/user/u-boot.bin\0" \
722 "fdtaddr=c00000\0" \
723 "osaddr=0x1000000\0" \
724 "loadaddr=0x1000000\0" \
725 "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \
726 "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \
727 "prog_os1="CONFIG_PROG_OS1"\0" \
728 "prog_os2="CONFIG_PROG_OS2"\0" \
729 "prog_fdt1="CONFIG_PROG_FDT1"\0" \
730 "prog_fdt2="CONFIG_PROG_FDT2"\0" \
731 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
732 "bootcmd_flash1=run set_bootargs; " \
733 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
734 "bootcmd_flash2=run set_bootargs; " \
735 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
736 "bootcmd=run bootcmd_flash1\0"
737#endif /* __CONFIG_H */