]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/xpedite550x.h
ARM: kirkwood: move SoC headers to mach-kirkwood/include/mach
[people/ms/u-boot.git] / include / configs / xpedite550x.h
CommitLineData
bfe18815
JS
1/*
2 * Copyright 2010 Extreme Engineering Solutions, Inc.
3 * Copyright 2007-2008 Freescale Semiconductor, Inc.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
bfe18815
JS
6 */
7
8/*
9 * xpedite550x board configuration file
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
bfe18815
JS
19#define CONFIG_P2020 1
20#define CONFIG_XPEDITE550X 1
21#define CONFIG_SYS_BOARD_NAME "XPedite5500"
22#define CONFIG_SYS_FORM_PMC_XMC 1
23#define CONFIG_PRPMC_PCI_ALIAS "pci0" /* Processor PMC interface on pci0 */
24#define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */
02851009
JS
25#define CONFIG_SYS_GENERIC_BOARD
26#define CONFIG_DISPLAY_BOARDINFO
bfe18815
JS
27
28#ifndef CONFIG_SYS_TEXT_BASE
29#define CONFIG_SYS_TEXT_BASE 0xfff80000
30#endif
31
32#define CONFIG_PCI 1 /* Enable PCI/PCIE */
33#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
34#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
35#define CONFIG_PCIE1 1 /* PCIE controler 1 (PEX8112 or XMC) */
36#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 37#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
bfe18815
JS
38#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
39#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
40#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
41#define CONFIG_FSL_ELBC 1
42
43/*
44 * Multicore config
45 */
46#define CONFIG_MP
47#define CONFIG_BPTR_VIRT_ADDR 0xee000000 /* virt boot page address */
48#define CONFIG_MPC8xxx_DISABLE_BPTR /* Don't leave BPTR enabled */
49
50/*
51 * DDR config
52 */
5614e71b 53#define CONFIG_SYS_FSL_DDR3
bfe18815
JS
54#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
55#define CONFIG_DDR_SPD
56#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
c39f44dc 57#define SPD_EEPROM_ADDRESS 0x54
bfe18815
JS
58#define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */
59#define CONFIG_NUM_DDR_CONTROLLERS 1
60#define CONFIG_DIMM_SLOTS_PER_CTLR 1
61#define CONFIG_CHIP_SELECTS_PER_CTRL 2
62#define CONFIG_DDR_ECC
63#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
64#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
65#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
66#define CONFIG_VERY_BIG_RAM
67
68#ifndef __ASSEMBLY__
69extern unsigned long get_board_sys_clk(unsigned long dummy);
70extern unsigned long get_board_ddr_clk(unsigned long dummy);
71#endif
72
73#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
74#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */
75
76/*
77 * These can be toggled for performance analysis, otherwise use default.
78 */
79#define CONFIG_L2_CACHE /* toggle L2 cache */
80#define CONFIG_BTB /* toggle branch predition */
81#define CONFIG_ENABLE_36BIT_PHYS 1
82
e46fedfe
TT
83#define CONFIG_SYS_CCSRBAR 0xef000000
84#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
bfe18815
JS
85
86/*
87 * Diagnostics
88 */
89#define CONFIG_SYS_ALT_MEMTEST
90#define CONFIG_SYS_MEMTEST_START 0x10000000
91#define CONFIG_SYS_MEMTEST_END 0x20000000
92#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
93 CONFIG_SYS_POST_I2C)
94#define I2C_ADDR_LIST {CONFIG_SYS_I2C_EEPROM_ADDR, \
95 CONFIG_SYS_I2C_LM75_ADDR, \
96 CONFIG_SYS_I2C_LM90_ADDR, \
97 CONFIG_SYS_I2C_PCA953X_ADDR0, \
98 CONFIG_SYS_I2C_PCA953X_ADDR2, \
99 CONFIG_SYS_I2C_PCA953X_ADDR3, \
100 CONFIG_SYS_I2C_RTC_ADDR}
101
102/*
103 * Memory map
104 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
105 * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable
106 * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable
107 * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable
108 * 0xee00_0000 0xee00_ffff Boot page translation 4K non-cacheable
109 * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable
110 * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable
111 * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable
112 * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable
113 */
114
115#define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_3)
116
117/*
118 * NAND flash configuration
119 */
120#define CONFIG_SYS_NAND_BASE 0xef800000
121#define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */
122#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, \
123 CONFIG_SYS_NAND_BASE2}
124#define CONFIG_SYS_MAX_NAND_DEVICE 2
125#define CONFIG_MTD_NAND_VERIFY_WRITE
126#define CONFIG_SYS_NAND_QUIET_TEST /* 2nd NAND flash not always populated */
127#define CONFIG_NAND_FSL_ELBC
128
129/*
130 * NOR flash configuration
131 */
132#define CONFIG_SYS_FLASH_BASE 0xf8000000
133#define CONFIG_SYS_FLASH_BASE2 0xf0000000
134#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
135#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
136#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
137#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
138#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
139#define CONFIG_FLASH_CFI_DRIVER
140#define CONFIG_SYS_FLASH_CFI
141#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
142#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff40000, 0xc0000}, \
143 {0xf7f40000, 0xc0000} }
144#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
145
146/*
147 * Chip select configuration
148 */
149/* NOR Flash 0 on CS0 */
150#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
151 BR_PS_16 | \
152 BR_V)
153#define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB | \
154 OR_GPCM_CSNT | \
155 OR_GPCM_XACS | \
156 OR_GPCM_ACS_DIV2 | \
157 OR_GPCM_SCY_8 | \
158 OR_GPCM_TRLX | \
159 OR_GPCM_EHTR | \
160 OR_GPCM_EAD)
161
162/* NOR Flash 1 on CS1 */
163#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 | \
164 BR_PS_16 | \
165 BR_V)
166#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
167
168/* NAND flash on CS2 */
169#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE | \
170 (2<<BR_DECC_SHIFT) | \
171 BR_PS_8 | \
172 BR_MS_FCM | \
173 BR_V)
174
175/* NAND flash on CS2 */
176#define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB | \
177 OR_FCM_PGS | \
178 OR_FCM_CSCT | \
179 OR_FCM_CST | \
180 OR_FCM_CHT | \
181 OR_FCM_SCY_1 | \
182 OR_FCM_TRLX | \
183 OR_FCM_EHTR)
184
185/* NAND flash on CS3 */
186#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 | \
187 (2<<BR_DECC_SHIFT) | \
188 BR_PS_8 | \
189 BR_MS_FCM | \
190 BR_V)
191#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
192
193/*
194 * Use L1 as initial stack
195 */
196#define CONFIG_SYS_INIT_RAM_LOCK 1
197#define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000
553f0982 198#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
bfe18815 199
25ddd1fb 200#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
bfe18815
JS
201#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
202
203#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
204#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
205
206/*
207 * Serial Port
208 */
209#define CONFIG_CONS_INDEX 1
210#define CONFIG_SYS_NS16550
211#define CONFIG_SYS_NS16550_SERIAL
212#define CONFIG_SYS_NS16550_REG_SIZE 1
213#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
214#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
215#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
216#define CONFIG_SYS_BAUDRATE_TABLE \
217 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
218#define CONFIG_BAUDRATE 115200
219#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
220#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
221
222/*
223 * Use the HUSH parser
224 */
225#define CONFIG_SYS_HUSH_PARSER
bfe18815
JS
226
227/*
228 * Pass open firmware flat tree
229 */
230#define CONFIG_OF_LIBFDT 1
231#define CONFIG_OF_BOARD_SETUP 1
232#define CONFIG_OF_STDOUT_VIA_ALIAS 1
233#define CONFIG_FDT_FIXUP_PCI_IRQ 1
234
235/*
236 * I2C
237 */
00f792e0
HS
238#define CONFIG_SYS_I2C
239#define CONFIG_SYS_I2C_FSL
240#define CONFIG_SYS_FSL_I2C_SPEED 400000
241#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
242#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
243#define CONFIG_SYS_FSL_I2C2_SPEED 400000
244#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
245#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
bfe18815
JS
246
247/* I2C DS7505 temperature sensor */
248#define CONFIG_DTT_LM75
249#define CONFIG_DTT_SENSORS { 0 }
250#define CONFIG_SYS_I2C_LM75_ADDR 0x48
251
252/* I2C ADT7461 temperature sensor */
253#define CONFIG_SYS_I2C_LM90_ADDR 0x4C
254
255/* I2C EEPROM - AT24C128B */
256#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
257#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
258#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */
259#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */
260
261/* I2C RTC */
262#define CONFIG_RTC_M41T11 1
263#define CONFIG_SYS_I2C_RTC_ADDR 0x68
264#define CONFIG_SYS_M41T11_BASE_YEAR 2000
265
266/* GPIO */
267#define CONFIG_PCA953X
268#define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18
269#define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c
270#define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e
271#define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f
272#define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0
273
274/*
275 * GPIO pin definitions, PU = pulled high, PD = pulled low
276 */
277/* PCA9557 @ 0x18*/
278#define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */
279#define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select (1: RS-485, 0: RS-232) */
280#define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */
281#define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select (1: RS-485, 0: RS-232) */
282#define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */
283#define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Write protection (0: disabled, 1: enabled) */
284
285/* PCA9557 @ 0x1e*/
286#define CONFIG_SYS_PCA953X_XMC_GA0 0x01 /* PU; */
287#define CONFIG_SYS_PCA953X_XMC_GA1 0x02 /* PU; */
288#define CONFIG_SYS_PCA953X_XMC_GA2 0x04 /* PU; */
289#define CONFIG_SYS_PCA953X_XMC_WAKE 0x10 /* PU; */
290#define CONFIG_SYS_PCA953X_XMC_BIST 0x20 /* Enable XMC BIST */
291#define CONFIG_SYS_PCA953X_PMC_EREADY 0x40 /* PU; PMC PCI eready */
292#define CONFIG_SYS_PCA953X_PMC_MONARCH 0x80 /* PMC monarch mode enable */
293
294/* PCA9557 @ 0x1f */
295#define CONFIG_SYS_PCA953X_MC_GPIO0 0x01 /* PU; */
296#define CONFIG_SYS_PCA953X_MC_GPIO1 0x02 /* PU; */
297#define CONFIG_SYS_PCA953X_MC_GPIO2 0x04 /* PU; */
298#define CONFIG_SYS_PCA953X_MC_GPIO3 0x08 /* PU; */
299#define CONFIG_SYS_PCA953X_MC_GPIO4 0x10 /* PU; */
300#define CONFIG_SYS_PCA953X_MC_GPIO5 0x20 /* PU; */
301#define CONFIG_SYS_PCA953X_MC_GPIO6 0x40 /* PU; */
302#define CONFIG_SYS_PCA953X_MC_GPIO7 0x80 /* PU; */
303
304/*
305 * General PCI
306 * Memory space is mapped 1-1, but I/O space must start from 0.
307 */
308
309/* controller 1 - PEX8112 or XMC, depending on build option */
310#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
311#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
312#define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */
313#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
314#define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000
315#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
316
317
318/*
319 * Networking options
320 */
321#define CONFIG_TSEC_ENET /* tsec ethernet support */
322#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
bfe18815
JS
323#define CONFIG_TSEC_TBI
324#define CONFIG_MII 1 /* MII PHY management */
325#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
326#define CONFIG_ETHPRIME "eTSEC2"
327
72c96a68
KG
328/*
329 * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
330 * 1000mbps SGMII link
331 */
332#define CONFIG_TSEC_TBICR_SETTINGS ( \
333 TBICR_PHY_RESET \
334 | TBICR_FULL_DUPLEX \
335 | TBICR_SPEED1_SET \
336 )
337
bfe18815
JS
338#define CONFIG_TSEC1 1
339#define CONFIG_TSEC1_NAME "eTSEC1"
340#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
341#define TSEC1_PHY_ADDR 1
342#define TSEC1_PHYIDX 0
343#define CONFIG_HAS_ETH0
344
345#define CONFIG_TSEC2 1
346#define CONFIG_TSEC2_NAME "eTSEC2"
347#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
348#define TSEC2_PHY_ADDR 2
349#define TSEC2_PHYIDX 0
350#define CONFIG_HAS_ETH1
351
352#define CONFIG_TSEC3 1
353#define CONFIG_TSEC3_NAME "eTSEC3"
354#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
355#define TSEC3_PHY_ADDR 3
356#define TSEC3_PHYIDX 0
357#define CONFIG_HAS_ETH2
358
359/*
360 * USB
361 */
362#define CONFIG_USB_STORAGE
363#define CONFIG_USB_EHCI
364#define CONFIG_USB_EHCI_FSL
365#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
366#define CONFIG_DOS_PARTITION
367
368/*
369 * Command configuration.
370 */
371#include <config_cmd_default.h>
372
373#define CONFIG_CMD_ASKENV
374#define CONFIG_CMD_DATE
375#define CONFIG_CMD_DHCP
376#define CONFIG_CMD_DTT
377#define CONFIG_CMD_EEPROM
378#define CONFIG_CMD_ELF
379#define CONFIG_CMD_FLASH
380#define CONFIG_CMD_I2C
381#define CONFIG_CMD_JFFS2
382#define CONFIG_CMD_MII
383#define CONFIG_CMD_NAND
384#define CONFIG_CMD_NET
385#define CONFIG_CMD_PCA953X
386#define CONFIG_CMD_PCA953X_INFO
387#define CONFIG_CMD_PCI
388#define CONFIG_CMD_PCI_ENUM
389#define CONFIG_CMD_PING
390#define CONFIG_CMD_REGINFO
391#define CONFIG_CMD_SAVEENV
392#define CONFIG_CMD_SNTP
393#define CONFIG_CMD_USB
394
395/*
396 * Miscellaneous configurable options
397 */
398#define CONFIG_SYS_LONGHELP /* undef to save memory */
399#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
bfe18815
JS
400#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
401#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
402#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
403#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
bfe18815
JS
404#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
405#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
406#define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */
407#define CONFIG_BOOTDELAY 3 /* -1 disables auto-boot */
408#define CONFIG_PANIC_HANG /* do not reset board on panic */
409#define CONFIG_PREBOOT /* enable preboot variable */
410#define CONFIG_FIT 1
411#define CONFIG_FIT_VERBOSE 1
412#define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
413
414/*
415 * For booting Linux, the board info and command line data
416 * have to be in the first 16 MB of memory, since this is
417 * the maximum mapped by the Linux kernel during initialization.
418 */
419#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
420#define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
421
bfe18815
JS
422/*
423 * Environment Configuration
424 */
425#define CONFIG_ENV_IS_IN_FLASH 1
426#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
427#define CONFIG_ENV_SIZE 0x8000
428#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
429
430/*
431 * Flash memory map:
432 * fff80000 - ffffffff Pri U-Boot (512 KB)
433 * fff40000 - fff7ffff Pri U-Boot Environment (256 KB)
434 * fff00000 - fff3ffff Pri FDT (256KB)
435 * fef00000 - ffefffff Pri OS image (16MB)
436 * f8000000 - feefffff Pri OS Use/Filesystem (111MB)
437 *
438 * f7f80000 - f7ffffff Sec U-Boot (512 KB)
439 * f7f40000 - f7f7ffff Sec U-Boot Environment (256 KB)
440 * f7f00000 - f7f3ffff Sec FDT (256KB)
441 * f6f00000 - f7efffff Sec OS image (16MB)
442 * f0000000 - f6efffff Sec OS Use/Filesystem (111MB)
443 */
5368c55d
MV
444#define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff80000)
445#define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f80000)
446#define CONFIG_FDT1_ENV_ADDR __stringify(0xfff00000)
447#define CONFIG_FDT2_ENV_ADDR __stringify(0xf7f00000)
448#define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000)
449#define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000)
bfe18815
JS
450
451#define CONFIG_PROG_UBOOT1 \
452 "$download_cmd $loadaddr $ubootfile; " \
453 "if test $? -eq 0; then " \
454 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
455 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
456 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \
457 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
458 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \
459 "if test $? -ne 0; then " \
460 "echo PROGRAM FAILED; " \
461 "else; " \
462 "echo PROGRAM SUCCEEDED; " \
463 "fi; " \
464 "else; " \
465 "echo DOWNLOAD FAILED; " \
466 "fi;"
467
468#define CONFIG_PROG_UBOOT2 \
469 "$download_cmd $loadaddr $ubootfile; " \
470 "if test $? -eq 0; then " \
471 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
472 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
473 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \
474 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
475 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \
476 "if test $? -ne 0; then " \
477 "echo PROGRAM FAILED; " \
478 "else; " \
479 "echo PROGRAM SUCCEEDED; " \
480 "fi; " \
481 "else; " \
482 "echo DOWNLOAD FAILED; " \
483 "fi;"
484
485#define CONFIG_BOOT_OS_NET \
486 "$download_cmd $osaddr $osfile; " \
487 "if test $? -eq 0; then " \
488 "if test -n $fdtaddr; then " \
489 "$download_cmd $fdtaddr $fdtfile; " \
490 "if test $? -eq 0; then " \
491 "bootm $osaddr - $fdtaddr; " \
492 "else; " \
493 "echo FDT DOWNLOAD FAILED; " \
494 "fi; " \
495 "else; " \
496 "bootm $osaddr; " \
497 "fi; " \
498 "else; " \
499 "echo OS DOWNLOAD FAILED; " \
500 "fi;"
501
502#define CONFIG_PROG_OS1 \
503 "$download_cmd $osaddr $osfile; " \
504 "if test $? -eq 0; then " \
505 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \
506 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
507 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
508 "if test $? -ne 0; then " \
509 "echo OS PROGRAM FAILED; " \
510 "else; " \
511 "echo OS PROGRAM SUCCEEDED; " \
512 "fi; " \
513 "else; " \
514 "echo OS DOWNLOAD FAILED; " \
515 "fi;"
516
517#define CONFIG_PROG_OS2 \
518 "$download_cmd $osaddr $osfile; " \
519 "if test $? -eq 0; then " \
520 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \
521 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
522 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
523 "if test $? -ne 0; then " \
524 "echo OS PROGRAM FAILED; " \
525 "else; " \
526 "echo OS PROGRAM SUCCEEDED; " \
527 "fi; " \
528 "else; " \
529 "echo OS DOWNLOAD FAILED; " \
530 "fi;"
531
532#define CONFIG_PROG_FDT1 \
533 "$download_cmd $fdtaddr $fdtfile; " \
534 "if test $? -eq 0; then " \
535 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \
536 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
537 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
538 "if test $? -ne 0; then " \
539 "echo FDT PROGRAM FAILED; " \
540 "else; " \
541 "echo FDT PROGRAM SUCCEEDED; " \
542 "fi; " \
543 "else; " \
544 "echo FDT DOWNLOAD FAILED; " \
545 "fi;"
546
547#define CONFIG_PROG_FDT2 \
548 "$download_cmd $fdtaddr $fdtfile; " \
549 "if test $? -eq 0; then " \
550 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \
551 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
552 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
553 "if test $? -ne 0; then " \
554 "echo FDT PROGRAM FAILED; " \
555 "else; " \
556 "echo FDT PROGRAM SUCCEEDED; " \
557 "fi; " \
558 "else; " \
559 "echo FDT DOWNLOAD FAILED; " \
560 "fi;"
561
562#define CONFIG_EXTRA_ENV_SETTINGS \
563 "autoload=yes\0" \
564 "download_cmd=tftp\0" \
565 "console_args=console=ttyS0,115200\0" \
566 "root_args=root=/dev/nfs rw\0" \
567 "misc_args=ip=on\0" \
568 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
569 "bootfile=/home/user/file\0" \
570 "osfile=/home/user/board.uImage\0" \
571 "fdtfile=/home/user/board.dtb\0" \
572 "ubootfile=/home/user/u-boot.bin\0" \
573 "fdtaddr=c00000\0" \
574 "osaddr=0x1000000\0" \
575 "loadaddr=0x1000000\0" \
576 "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \
577 "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \
578 "prog_os1="CONFIG_PROG_OS1"\0" \
579 "prog_os2="CONFIG_PROG_OS2"\0" \
580 "prog_fdt1="CONFIG_PROG_FDT1"\0" \
581 "prog_fdt2="CONFIG_PROG_FDT2"\0" \
582 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
583 "bootcmd_flash1=run set_bootargs; " \
584 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
585 "bootcmd_flash2=run set_bootargs; " \
586 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
587 "bootcmd=run bootcmd_flash1\0"
588#endif /* __CONFIG_H */