]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/xpedite550x.h
drivers/pci/Kconfig: Add PCI
[people/ms/u-boot.git] / include / configs / xpedite550x.h
CommitLineData
bfe18815
JS
1/*
2 * Copyright 2010 Extreme Engineering Solutions, Inc.
3 * Copyright 2007-2008 Freescale Semiconductor, Inc.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
bfe18815
JS
6 */
7
8/*
9 * xpedite550x board configuration file
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
bfe18815
JS
19#define CONFIG_P2020 1
20#define CONFIG_XPEDITE550X 1
21#define CONFIG_SYS_BOARD_NAME "XPedite5500"
22#define CONFIG_SYS_FORM_PMC_XMC 1
23#define CONFIG_PRPMC_PCI_ALIAS "pci0" /* Processor PMC interface on pci0 */
24#define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */
25
26#ifndef CONFIG_SYS_TEXT_BASE
27#define CONFIG_SYS_TEXT_BASE 0xfff80000
28#endif
29
bfe18815
JS
30#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
31#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
b38eaec5 32#define CONFIG_PCIE1 1 /* PCIE controller 1 (PEX8112 or XMC) */
bfe18815 33#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 34#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
bfe18815
JS
35#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
36#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
37#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
38#define CONFIG_FSL_ELBC 1
39
40/*
41 * Multicore config
42 */
43#define CONFIG_MP
44#define CONFIG_BPTR_VIRT_ADDR 0xee000000 /* virt boot page address */
45#define CONFIG_MPC8xxx_DISABLE_BPTR /* Don't leave BPTR enabled */
46
47/*
48 * DDR config
49 */
5614e71b 50#define CONFIG_SYS_FSL_DDR3
bfe18815
JS
51#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
52#define CONFIG_DDR_SPD
53#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
c39f44dc 54#define SPD_EEPROM_ADDRESS 0x54
bfe18815
JS
55#define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */
56#define CONFIG_NUM_DDR_CONTROLLERS 1
57#define CONFIG_DIMM_SLOTS_PER_CTLR 1
58#define CONFIG_CHIP_SELECTS_PER_CTRL 2
59#define CONFIG_DDR_ECC
60#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
61#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
62#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
63#define CONFIG_VERY_BIG_RAM
64
65#ifndef __ASSEMBLY__
66extern unsigned long get_board_sys_clk(unsigned long dummy);
67extern unsigned long get_board_ddr_clk(unsigned long dummy);
68#endif
69
70#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
71#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */
72
73/*
74 * These can be toggled for performance analysis, otherwise use default.
75 */
76#define CONFIG_L2_CACHE /* toggle L2 cache */
77#define CONFIG_BTB /* toggle branch predition */
78#define CONFIG_ENABLE_36BIT_PHYS 1
79
e46fedfe
TT
80#define CONFIG_SYS_CCSRBAR 0xef000000
81#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
bfe18815
JS
82
83/*
84 * Diagnostics
85 */
86#define CONFIG_SYS_ALT_MEMTEST
87#define CONFIG_SYS_MEMTEST_START 0x10000000
88#define CONFIG_SYS_MEMTEST_END 0x20000000
89#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
90 CONFIG_SYS_POST_I2C)
91#define I2C_ADDR_LIST {CONFIG_SYS_I2C_EEPROM_ADDR, \
92 CONFIG_SYS_I2C_LM75_ADDR, \
93 CONFIG_SYS_I2C_LM90_ADDR, \
94 CONFIG_SYS_I2C_PCA953X_ADDR0, \
95 CONFIG_SYS_I2C_PCA953X_ADDR2, \
96 CONFIG_SYS_I2C_PCA953X_ADDR3, \
97 CONFIG_SYS_I2C_RTC_ADDR}
98
99/*
100 * Memory map
101 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
102 * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable
103 * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable
104 * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable
105 * 0xee00_0000 0xee00_ffff Boot page translation 4K non-cacheable
106 * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable
107 * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable
108 * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable
109 * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable
110 */
111
112#define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_3)
113
114/*
115 * NAND flash configuration
116 */
117#define CONFIG_SYS_NAND_BASE 0xef800000
118#define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */
119#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, \
120 CONFIG_SYS_NAND_BASE2}
121#define CONFIG_SYS_MAX_NAND_DEVICE 2
bfe18815
JS
122#define CONFIG_NAND_FSL_ELBC
123
124/*
125 * NOR flash configuration
126 */
127#define CONFIG_SYS_FLASH_BASE 0xf8000000
128#define CONFIG_SYS_FLASH_BASE2 0xf0000000
129#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
130#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
132#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
133#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
134#define CONFIG_FLASH_CFI_DRIVER
135#define CONFIG_SYS_FLASH_CFI
136#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
137#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff40000, 0xc0000}, \
138 {0xf7f40000, 0xc0000} }
139#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
140
141/*
142 * Chip select configuration
143 */
144/* NOR Flash 0 on CS0 */
145#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
146 BR_PS_16 | \
147 BR_V)
148#define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB | \
149 OR_GPCM_CSNT | \
150 OR_GPCM_XACS | \
151 OR_GPCM_ACS_DIV2 | \
152 OR_GPCM_SCY_8 | \
153 OR_GPCM_TRLX | \
154 OR_GPCM_EHTR | \
155 OR_GPCM_EAD)
156
157/* NOR Flash 1 on CS1 */
158#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 | \
159 BR_PS_16 | \
160 BR_V)
161#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
162
163/* NAND flash on CS2 */
164#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE | \
165 (2<<BR_DECC_SHIFT) | \
166 BR_PS_8 | \
167 BR_MS_FCM | \
168 BR_V)
169
170/* NAND flash on CS2 */
171#define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB | \
172 OR_FCM_PGS | \
173 OR_FCM_CSCT | \
174 OR_FCM_CST | \
175 OR_FCM_CHT | \
176 OR_FCM_SCY_1 | \
177 OR_FCM_TRLX | \
178 OR_FCM_EHTR)
179
180/* NAND flash on CS3 */
181#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 | \
182 (2<<BR_DECC_SHIFT) | \
183 BR_PS_8 | \
184 BR_MS_FCM | \
185 BR_V)
186#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
187
188/*
189 * Use L1 as initial stack
190 */
191#define CONFIG_SYS_INIT_RAM_LOCK 1
192#define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000
553f0982 193#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
bfe18815 194
25ddd1fb 195#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
bfe18815
JS
196#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
197
198#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
199#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
200
201/*
202 * Serial Port
203 */
204#define CONFIG_CONS_INDEX 1
bfe18815
JS
205#define CONFIG_SYS_NS16550_SERIAL
206#define CONFIG_SYS_NS16550_REG_SIZE 1
207#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
208#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
209#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
210#define CONFIG_SYS_BAUDRATE_TABLE \
211 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
212#define CONFIG_BAUDRATE 115200
213#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
214#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
215
bfe18815
JS
216#define CONFIG_FDT_FIXUP_PCI_IRQ 1
217
218/*
219 * I2C
220 */
00f792e0
HS
221#define CONFIG_SYS_I2C
222#define CONFIG_SYS_I2C_FSL
223#define CONFIG_SYS_FSL_I2C_SPEED 400000
224#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
225#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
226#define CONFIG_SYS_FSL_I2C2_SPEED 400000
227#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
228#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
bfe18815
JS
229
230/* I2C DS7505 temperature sensor */
231#define CONFIG_DTT_LM75
232#define CONFIG_DTT_SENSORS { 0 }
233#define CONFIG_SYS_I2C_LM75_ADDR 0x48
234
235/* I2C ADT7461 temperature sensor */
236#define CONFIG_SYS_I2C_LM90_ADDR 0x4C
237
238/* I2C EEPROM - AT24C128B */
239#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
240#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
241#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */
242#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */
243
244/* I2C RTC */
245#define CONFIG_RTC_M41T11 1
246#define CONFIG_SYS_I2C_RTC_ADDR 0x68
247#define CONFIG_SYS_M41T11_BASE_YEAR 2000
248
249/* GPIO */
250#define CONFIG_PCA953X
251#define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18
252#define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c
253#define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e
254#define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f
255#define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0
256
257/*
258 * GPIO pin definitions, PU = pulled high, PD = pulled low
259 */
260/* PCA9557 @ 0x18*/
261#define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */
262#define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select (1: RS-485, 0: RS-232) */
263#define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */
264#define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select (1: RS-485, 0: RS-232) */
265#define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */
266#define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Write protection (0: disabled, 1: enabled) */
267
268/* PCA9557 @ 0x1e*/
269#define CONFIG_SYS_PCA953X_XMC_GA0 0x01 /* PU; */
270#define CONFIG_SYS_PCA953X_XMC_GA1 0x02 /* PU; */
271#define CONFIG_SYS_PCA953X_XMC_GA2 0x04 /* PU; */
272#define CONFIG_SYS_PCA953X_XMC_WAKE 0x10 /* PU; */
273#define CONFIG_SYS_PCA953X_XMC_BIST 0x20 /* Enable XMC BIST */
274#define CONFIG_SYS_PCA953X_PMC_EREADY 0x40 /* PU; PMC PCI eready */
275#define CONFIG_SYS_PCA953X_PMC_MONARCH 0x80 /* PMC monarch mode enable */
276
277/* PCA9557 @ 0x1f */
278#define CONFIG_SYS_PCA953X_MC_GPIO0 0x01 /* PU; */
279#define CONFIG_SYS_PCA953X_MC_GPIO1 0x02 /* PU; */
280#define CONFIG_SYS_PCA953X_MC_GPIO2 0x04 /* PU; */
281#define CONFIG_SYS_PCA953X_MC_GPIO3 0x08 /* PU; */
282#define CONFIG_SYS_PCA953X_MC_GPIO4 0x10 /* PU; */
283#define CONFIG_SYS_PCA953X_MC_GPIO5 0x20 /* PU; */
284#define CONFIG_SYS_PCA953X_MC_GPIO6 0x40 /* PU; */
285#define CONFIG_SYS_PCA953X_MC_GPIO7 0x80 /* PU; */
286
287/*
288 * General PCI
289 * Memory space is mapped 1-1, but I/O space must start from 0.
290 */
291
292/* controller 1 - PEX8112 or XMC, depending on build option */
293#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
294#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
295#define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */
296#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
297#define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000
298#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
299
bfe18815
JS
300/*
301 * Networking options
302 */
303#define CONFIG_TSEC_ENET /* tsec ethernet support */
304#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
bfe18815
JS
305#define CONFIG_TSEC_TBI
306#define CONFIG_MII 1 /* MII PHY management */
307#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
308#define CONFIG_ETHPRIME "eTSEC2"
309
72c96a68
KG
310/*
311 * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
312 * 1000mbps SGMII link
313 */
314#define CONFIG_TSEC_TBICR_SETTINGS ( \
315 TBICR_PHY_RESET \
316 | TBICR_FULL_DUPLEX \
317 | TBICR_SPEED1_SET \
318 )
319
bfe18815
JS
320#define CONFIG_TSEC1 1
321#define CONFIG_TSEC1_NAME "eTSEC1"
322#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
323#define TSEC1_PHY_ADDR 1
324#define TSEC1_PHYIDX 0
325#define CONFIG_HAS_ETH0
326
327#define CONFIG_TSEC2 1
328#define CONFIG_TSEC2_NAME "eTSEC2"
329#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
330#define TSEC2_PHY_ADDR 2
331#define TSEC2_PHYIDX 0
332#define CONFIG_HAS_ETH1
333
334#define CONFIG_TSEC3 1
335#define CONFIG_TSEC3_NAME "eTSEC3"
336#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
337#define TSEC3_PHY_ADDR 3
338#define TSEC3_PHYIDX 0
339#define CONFIG_HAS_ETH2
340
341/*
342 * USB
343 */
bfe18815
JS
344#define CONFIG_USB_EHCI
345#define CONFIG_USB_EHCI_FSL
346#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
347#define CONFIG_DOS_PARTITION
348
349/*
350 * Command configuration.
351 */
bfe18815 352#define CONFIG_CMD_DATE
bfe18815
JS
353#define CONFIG_CMD_DTT
354#define CONFIG_CMD_EEPROM
bfe18815 355#define CONFIG_CMD_JFFS2
bfe18815 356#define CONFIG_CMD_NAND
bfe18815
JS
357#define CONFIG_CMD_PCA953X
358#define CONFIG_CMD_PCA953X_INFO
359#define CONFIG_CMD_PCI
360#define CONFIG_CMD_PCI_ENUM
bfe18815 361#define CONFIG_CMD_REGINFO
bfe18815
JS
362
363/*
364 * Miscellaneous configurable options
365 */
366#define CONFIG_SYS_LONGHELP /* undef to save memory */
367#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
bfe18815
JS
368#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
369#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
370#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
371#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
bfe18815
JS
372#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
373#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
374#define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */
bfe18815
JS
375#define CONFIG_PANIC_HANG /* do not reset board on panic */
376#define CONFIG_PREBOOT /* enable preboot variable */
bfe18815
JS
377#define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
378
379/*
380 * For booting Linux, the board info and command line data
381 * have to be in the first 16 MB of memory, since this is
382 * the maximum mapped by the Linux kernel during initialization.
383 */
384#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
385#define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
386
bfe18815
JS
387/*
388 * Environment Configuration
389 */
390#define CONFIG_ENV_IS_IN_FLASH 1
391#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
392#define CONFIG_ENV_SIZE 0x8000
393#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
394
395/*
396 * Flash memory map:
397 * fff80000 - ffffffff Pri U-Boot (512 KB)
398 * fff40000 - fff7ffff Pri U-Boot Environment (256 KB)
399 * fff00000 - fff3ffff Pri FDT (256KB)
400 * fef00000 - ffefffff Pri OS image (16MB)
401 * f8000000 - feefffff Pri OS Use/Filesystem (111MB)
402 *
403 * f7f80000 - f7ffffff Sec U-Boot (512 KB)
404 * f7f40000 - f7f7ffff Sec U-Boot Environment (256 KB)
405 * f7f00000 - f7f3ffff Sec FDT (256KB)
406 * f6f00000 - f7efffff Sec OS image (16MB)
407 * f0000000 - f6efffff Sec OS Use/Filesystem (111MB)
408 */
5368c55d
MV
409#define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff80000)
410#define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f80000)
411#define CONFIG_FDT1_ENV_ADDR __stringify(0xfff00000)
412#define CONFIG_FDT2_ENV_ADDR __stringify(0xf7f00000)
413#define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000)
414#define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000)
bfe18815
JS
415
416#define CONFIG_PROG_UBOOT1 \
417 "$download_cmd $loadaddr $ubootfile; " \
418 "if test $? -eq 0; then " \
419 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
420 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
421 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \
422 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
423 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \
424 "if test $? -ne 0; then " \
425 "echo PROGRAM FAILED; " \
426 "else; " \
427 "echo PROGRAM SUCCEEDED; " \
428 "fi; " \
429 "else; " \
430 "echo DOWNLOAD FAILED; " \
431 "fi;"
432
433#define CONFIG_PROG_UBOOT2 \
434 "$download_cmd $loadaddr $ubootfile; " \
435 "if test $? -eq 0; then " \
436 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
437 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
438 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \
439 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
440 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \
441 "if test $? -ne 0; then " \
442 "echo PROGRAM FAILED; " \
443 "else; " \
444 "echo PROGRAM SUCCEEDED; " \
445 "fi; " \
446 "else; " \
447 "echo DOWNLOAD FAILED; " \
448 "fi;"
449
450#define CONFIG_BOOT_OS_NET \
451 "$download_cmd $osaddr $osfile; " \
452 "if test $? -eq 0; then " \
453 "if test -n $fdtaddr; then " \
454 "$download_cmd $fdtaddr $fdtfile; " \
455 "if test $? -eq 0; then " \
456 "bootm $osaddr - $fdtaddr; " \
457 "else; " \
458 "echo FDT DOWNLOAD FAILED; " \
459 "fi; " \
460 "else; " \
461 "bootm $osaddr; " \
462 "fi; " \
463 "else; " \
464 "echo OS DOWNLOAD FAILED; " \
465 "fi;"
466
467#define CONFIG_PROG_OS1 \
468 "$download_cmd $osaddr $osfile; " \
469 "if test $? -eq 0; then " \
470 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \
471 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
472 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
473 "if test $? -ne 0; then " \
474 "echo OS PROGRAM FAILED; " \
475 "else; " \
476 "echo OS PROGRAM SUCCEEDED; " \
477 "fi; " \
478 "else; " \
479 "echo OS DOWNLOAD FAILED; " \
480 "fi;"
481
482#define CONFIG_PROG_OS2 \
483 "$download_cmd $osaddr $osfile; " \
484 "if test $? -eq 0; then " \
485 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \
486 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
487 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
488 "if test $? -ne 0; then " \
489 "echo OS PROGRAM FAILED; " \
490 "else; " \
491 "echo OS PROGRAM SUCCEEDED; " \
492 "fi; " \
493 "else; " \
494 "echo OS DOWNLOAD FAILED; " \
495 "fi;"
496
497#define CONFIG_PROG_FDT1 \
498 "$download_cmd $fdtaddr $fdtfile; " \
499 "if test $? -eq 0; then " \
500 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \
501 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
502 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
503 "if test $? -ne 0; then " \
504 "echo FDT PROGRAM FAILED; " \
505 "else; " \
506 "echo FDT PROGRAM SUCCEEDED; " \
507 "fi; " \
508 "else; " \
509 "echo FDT DOWNLOAD FAILED; " \
510 "fi;"
511
512#define CONFIG_PROG_FDT2 \
513 "$download_cmd $fdtaddr $fdtfile; " \
514 "if test $? -eq 0; then " \
515 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \
516 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
517 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
518 "if test $? -ne 0; then " \
519 "echo FDT PROGRAM FAILED; " \
520 "else; " \
521 "echo FDT PROGRAM SUCCEEDED; " \
522 "fi; " \
523 "else; " \
524 "echo FDT DOWNLOAD FAILED; " \
525 "fi;"
526
527#define CONFIG_EXTRA_ENV_SETTINGS \
528 "autoload=yes\0" \
529 "download_cmd=tftp\0" \
530 "console_args=console=ttyS0,115200\0" \
531 "root_args=root=/dev/nfs rw\0" \
532 "misc_args=ip=on\0" \
533 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
534 "bootfile=/home/user/file\0" \
535 "osfile=/home/user/board.uImage\0" \
536 "fdtfile=/home/user/board.dtb\0" \
537 "ubootfile=/home/user/u-boot.bin\0" \
b24a4f62 538 "fdtaddr=0x1e00000\0" \
bfe18815
JS
539 "osaddr=0x1000000\0" \
540 "loadaddr=0x1000000\0" \
541 "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \
542 "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \
543 "prog_os1="CONFIG_PROG_OS1"\0" \
544 "prog_os2="CONFIG_PROG_OS2"\0" \
545 "prog_fdt1="CONFIG_PROG_FDT1"\0" \
546 "prog_fdt2="CONFIG_PROG_FDT2"\0" \
547 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
548 "bootcmd_flash1=run set_bootargs; " \
549 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
550 "bootcmd_flash2=run set_bootargs; " \
551 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
552 "bootcmd=run bootcmd_flash1\0"
553#endif /* __CONFIG_H */