]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/i2c.h
travisci: Add support for ARC
[people/ms/u-boot.git] / include / i2c.h
CommitLineData
1f045217 1/*
385c9ef5
HS
2 * Copyright (C) 2009 Sergey Kubushyn <ksi@koi8.net>
3 * Copyright (C) 2009 - 2013 Heiko Schocher <hs@denx.de>
4 * Changes for multibus/multiadapter I2C support.
5 *
1f045217
WD
6 * (C) Copyright 2001
7 * Gerald Van Baren, Custom IDEAS, vanbaren@cideas.com.
8 *
1a459660 9 * SPDX-License-Identifier: GPL-2.0+
1f045217
WD
10 *
11 * The original I2C interface was
12 * (C) 2000 by Paolo Scaffardi (arsenio@tin.it)
13 * AIRVENT SAM s.p.a - RIMINI(ITALY)
14 * but has been changed substantially.
15 */
16
17#ifndef _I2C_H_
18#define _I2C_H_
19
c6202d85
SG
20/*
21 * For now there are essentially two parts to this file - driver model
22 * here at the top, and the older code below (with CONFIG_SYS_I2C being
23 * most recent). The plan is to migrate everything to driver model.
24 * The driver model structures and API are separate as they are different
25 * enough as to be incompatible for compilation purposes.
26 */
27
c6202d85
SG
28enum dm_i2c_chip_flags {
29 DM_I2C_CHIP_10BIT = 1 << 0, /* Use 10-bit addressing */
30 DM_I2C_CHIP_RD_ADDRESS = 1 << 1, /* Send address for each read byte */
31 DM_I2C_CHIP_WR_ADDRESS = 1 << 2, /* Send address for each write byte */
32};
33
fffff726 34struct udevice;
c6202d85
SG
35/**
36 * struct dm_i2c_chip - information about an i2c chip
37 *
38 * An I2C chip is a device on the I2C bus. It sits at a particular address
39 * and normally supports 7-bit or 10-bit addressing.
40 *
e6f66ec0
SG
41 * To obtain this structure, use dev_get_parent_platdata(dev) where dev is
42 * the chip to examine.
c6202d85
SG
43 *
44 * @chip_addr: Chip address on bus
45 * @offset_len: Length of offset in bytes. A single byte offset can
46 * represent up to 256 bytes. A value larger than 1 may be
47 * needed for larger devices.
48 * @flags: Flags for this chip (dm_i2c_chip_flags)
49 * @emul: Emulator for this chip address (only used for emulation)
50 */
51struct dm_i2c_chip {
52 uint chip_addr;
53 uint offset_len;
54 uint flags;
55#ifdef CONFIG_SANDBOX
56 struct udevice *emul;
182bf92d 57 bool test_mode;
c6202d85
SG
58#endif
59};
60
61/**
62 * struct dm_i2c_bus- information about an i2c bus
63 *
64 * An I2C bus contains 0 or more chips on it, each at its own address. The
65 * bus can operate at different speeds (measured in Hz, typically 100KHz
66 * or 400KHz).
67 *
e564f054
SG
68 * To obtain this structure, use dev_get_uclass_priv(bus) where bus is the
69 * I2C bus udevice.
c6202d85
SG
70 *
71 * @speed_hz: Bus speed in hertz (typically 100000)
72 */
73struct dm_i2c_bus {
74 int speed_hz;
75};
76
7fc65bcf
SG
77/*
78 * Not all of these flags are implemented in the U-Boot API
79 */
80enum dm_i2c_msg_flags {
81 I2C_M_TEN = 0x0010, /* ten-bit chip address */
82 I2C_M_RD = 0x0001, /* read data, from slave to master */
83 I2C_M_STOP = 0x8000, /* send stop after this message */
84 I2C_M_NOSTART = 0x4000, /* no start before this message */
85 I2C_M_REV_DIR_ADDR = 0x2000, /* invert polarity of R/W bit */
86 I2C_M_IGNORE_NAK = 0x1000, /* continue after NAK */
87 I2C_M_NO_RD_ACK = 0x0800, /* skip the Ack bit on reads */
88 I2C_M_RECV_LEN = 0x0400, /* length is first received byte */
89};
90
91/**
92 * struct i2c_msg - an I2C message
93 *
94 * @addr: Slave address
95 * @flags: Flags (see enum dm_i2c_msg_flags)
96 * @len: Length of buffer in bytes, may be 0 for a probe
97 * @buf: Buffer to send/receive, or NULL if no data
98 */
99struct i2c_msg {
100 uint addr;
101 uint flags;
102 uint len;
103 u8 *buf;
104};
105
106/**
107 * struct i2c_msg_list - a list of I2C messages
108 *
109 * This is called i2c_rdwr_ioctl_data in Linux but the name does not seem
110 * appropriate in U-Boot.
111 *
112 * @msg: Pointer to i2c_msg array
113 * @nmsgs: Number of elements in the array
114 */
115struct i2c_msg_list {
116 struct i2c_msg *msgs;
117 uint nmsgs;
118};
119
c6202d85 120/**
f9a4c2da 121 * dm_i2c_read() - read bytes from an I2C chip
c6202d85
SG
122 *
123 * To obtain an I2C device (called a 'chip') given the I2C bus address you
124 * can use i2c_get_chip(). To obtain a bus by bus number use
125 * uclass_get_device_by_seq(UCLASS_I2C, <bus number>).
126 *
127 * To set the address length of a devce use i2c_set_addr_len(). It
128 * defaults to 1.
129 *
130 * @dev: Chip to read from
131 * @offset: Offset within chip to start reading
132 * @buffer: Place to put data
133 * @len: Number of bytes to read
134 *
135 * @return 0 on success, -ve on failure
136 */
f9a4c2da 137int dm_i2c_read(struct udevice *dev, uint offset, uint8_t *buffer, int len);
c6202d85
SG
138
139/**
f9a4c2da 140 * dm_i2c_write() - write bytes to an I2C chip
c6202d85 141 *
f9a4c2da 142 * See notes for dm_i2c_read() above.
c6202d85
SG
143 *
144 * @dev: Chip to write to
145 * @offset: Offset within chip to start writing
146 * @buffer: Buffer containing data to write
147 * @len: Number of bytes to write
148 *
149 * @return 0 on success, -ve on failure
150 */
f9a4c2da
SG
151int dm_i2c_write(struct udevice *dev, uint offset, const uint8_t *buffer,
152 int len);
c6202d85
SG
153
154/**
f9a4c2da 155 * dm_i2c_probe() - probe a particular chip address
c6202d85
SG
156 *
157 * This can be useful to check for the existence of a chip on the bus.
158 * It is typically implemented by writing the chip address to the bus
159 * and checking that the chip replies with an ACK.
160 *
161 * @bus: Bus to probe
162 * @chip_addr: 7-bit address to probe (10-bit and others are not supported)
163 * @chip_flags: Flags for the probe (see enum dm_i2c_chip_flags)
164 * @devp: Returns the device found, or NULL if none
165 * @return 0 if a chip was found at that address, -ve if not
166 */
f9a4c2da
SG
167int dm_i2c_probe(struct udevice *bus, uint chip_addr, uint chip_flags,
168 struct udevice **devp);
c6202d85 169
ba3864f8
SG
170/**
171 * dm_i2c_reg_read() - Read a value from an I2C register
172 *
173 * This reads a single value from the given address in an I2C chip
174 *
25a0fb43 175 * @dev: Device to use for transfer
ba3864f8
SG
176 * @addr: Address to read from
177 * @return value read, or -ve on error
178 */
179int dm_i2c_reg_read(struct udevice *dev, uint offset);
180
181/**
182 * dm_i2c_reg_write() - Write a value to an I2C register
183 *
184 * This writes a single value to the given address in an I2C chip
185 *
25a0fb43 186 * @dev: Device to use for transfer
ba3864f8
SG
187 * @addr: Address to write to
188 * @val: Value to write (normally a byte)
189 * @return 0 on success, -ve on error
190 */
191int dm_i2c_reg_write(struct udevice *dev, uint offset, unsigned int val);
192
df358c6b
SG
193/**
194 * dm_i2c_xfer() - Transfer messages over I2C
195 *
196 * This transfers a raw message. It is best to use dm_i2c_reg_read/write()
197 * instead.
198 *
199 * @dev: Device to use for transfer
200 * @msg: List of messages to transfer
201 * @nmsgs: Number of messages to transfer
202 * @return 0 on success, -ve on error
203 */
204int dm_i2c_xfer(struct udevice *dev, struct i2c_msg *msg, int nmsgs);
205
c6202d85 206/**
ca88b9b9 207 * dm_i2c_set_bus_speed() - set the speed of a bus
c6202d85
SG
208 *
209 * @bus: Bus to adjust
210 * @speed: Requested speed in Hz
211 * @return 0 if OK, -EINVAL for invalid values
212 */
ca88b9b9 213int dm_i2c_set_bus_speed(struct udevice *bus, unsigned int speed);
c6202d85
SG
214
215/**
ca88b9b9 216 * dm_i2c_get_bus_speed() - get the speed of a bus
c6202d85
SG
217 *
218 * @bus: Bus to check
219 * @return speed of selected I2C bus in Hz, -ve on error
220 */
ca88b9b9 221int dm_i2c_get_bus_speed(struct udevice *bus);
c6202d85
SG
222
223/**
224 * i2c_set_chip_flags() - set flags for a chip
225 *
226 * Typically addresses are 7 bits, but for 10-bit addresses you should set
227 * flags to DM_I2C_CHIP_10BIT. All accesses will then use 10-bit addressing.
228 *
229 * @dev: Chip to adjust
230 * @flags: New flags
231 * @return 0 if OK, -EINVAL if value is unsupported, other -ve value on error
232 */
233int i2c_set_chip_flags(struct udevice *dev, uint flags);
234
235/**
236 * i2c_get_chip_flags() - get flags for a chip
237 *
238 * @dev: Chip to check
239 * @flagsp: Place to put flags
240 * @return 0 if OK, other -ve value on error
241 */
242int i2c_get_chip_flags(struct udevice *dev, uint *flagsp);
243
244/**
245 * i2c_set_offset_len() - set the offset length for a chip
246 *
247 * The offset used to access a chip may be up to 4 bytes long. Typically it
248 * is only 1 byte, which is enough for chips with 256 bytes of memory or
249 * registers. The default value is 1, but you can call this function to
250 * change it.
251 *
252 * @offset_len: New offset length value (typically 1 or 2)
253 */
c6202d85 254int i2c_set_chip_offset_len(struct udevice *dev, uint offset_len);
01501804
SG
255
256/**
257 * i2c_get_offset_len() - get the offset length for a chip
258 *
259 * @return: Current offset length value (typically 1 or 2)
260 */
261int i2c_get_chip_offset_len(struct udevice *dev);
262
c6202d85
SG
263/**
264 * i2c_deblock() - recover a bus that is in an unknown state
265 *
266 * See the deblock() method in 'struct dm_i2c_ops' for full information
267 *
268 * @bus: Bus to recover
269 * @return 0 if OK, -ve on error
270 */
271int i2c_deblock(struct udevice *bus);
272
73845350
SG
273#ifdef CONFIG_DM_I2C_COMPAT
274/**
275 * i2c_probe() - Compatibility function for driver model
276 *
277 * Calls dm_i2c_probe() on the current bus
278 */
279int i2c_probe(uint8_t chip_addr);
280
281/**
282 * i2c_read() - Compatibility function for driver model
283 *
284 * Calls dm_i2c_read() with the device corresponding to @chip_addr, and offset
285 * set to @addr. @alen must match the current setting for the device.
286 */
287int i2c_read(uint8_t chip_addr, unsigned int addr, int alen, uint8_t *buffer,
288 int len);
289
290/**
291 * i2c_write() - Compatibility function for driver model
292 *
293 * Calls dm_i2c_write() with the device corresponding to @chip_addr, and offset
294 * set to @addr. @alen must match the current setting for the device.
295 */
296int i2c_write(uint8_t chip_addr, unsigned int addr, int alen, uint8_t *buffer,
297 int len);
298
299/**
300 * i2c_get_bus_num_fdt() - Compatibility function for driver model
301 *
302 * @return the bus number associated with the given device tree node
303 */
304int i2c_get_bus_num_fdt(int node);
305
306/**
307 * i2c_get_bus_num() - Compatibility function for driver model
308 *
309 * @return the 'current' bus number
310 */
311unsigned int i2c_get_bus_num(void);
312
313/**
d744d561 314 * i2c_set_bus_num() - Compatibility function for driver model
73845350
SG
315 *
316 * Sets the 'current' bus
317 */
318int i2c_set_bus_num(unsigned int bus);
319
320static inline void I2C_SET_BUS(unsigned int bus)
321{
322 i2c_set_bus_num(bus);
323}
324
325static inline unsigned int I2C_GET_BUS(void)
326{
327 return i2c_get_bus_num();
328}
329
d744d561
SG
330/**
331 * i2c_init() - Compatibility function for driver model
332 *
333 * This function does nothing.
334 */
335void i2c_init(int speed, int slaveaddr);
336
337/**
338 * board_i2c_init() - Compatibility function for driver model
339 *
340 * @param blob Device tree blbo
341 * @return the number of I2C bus
342 */
343void board_i2c_init(const void *blob);
344
a2879764
SG
345/*
346 * Compatibility functions for driver model.
347 */
348uint8_t i2c_reg_read(uint8_t addr, uint8_t reg);
349void i2c_reg_write(uint8_t addr, uint8_t reg, uint8_t val);
350
73845350
SG
351#endif
352
c6202d85
SG
353/**
354 * struct dm_i2c_ops - driver operations for I2C uclass
355 *
356 * Drivers should support these operations unless otherwise noted. These
357 * operations are intended to be used by uclass code, not directly from
358 * other code.
359 */
360struct dm_i2c_ops {
361 /**
362 * xfer() - transfer a list of I2C messages
363 *
364 * @bus: Bus to read from
365 * @msg: List of messages to transfer
366 * @nmsgs: Number of messages in the list
367 * @return 0 if OK, -EREMOTEIO if the slave did not ACK a byte,
368 * -ECOMM if the speed cannot be supported, -EPROTO if the chip
369 * flags cannot be supported, other -ve value on some other error
370 */
371 int (*xfer)(struct udevice *bus, struct i2c_msg *msg, int nmsgs);
372
373 /**
374 * probe_chip() - probe for the presense of a chip address
375 *
376 * This function is optional. If omitted, the uclass will send a zero
377 * length message instead.
378 *
379 * @bus: Bus to probe
380 * @chip_addr: Chip address to probe
381 * @chip_flags: Probe flags (enum dm_i2c_chip_flags)
382 * @return 0 if chip was found, -EREMOTEIO if not, -ENOSYS to fall back
383 * to default probem other -ve value on error
384 */
385 int (*probe_chip)(struct udevice *bus, uint chip_addr, uint chip_flags);
386
387 /**
388 * set_bus_speed() - set the speed of a bus (optional)
389 *
390 * The bus speed value will be updated by the uclass if this function
391 * does not return an error. This method is optional - if it is not
392 * provided then the driver can read the speed from
e564f054 393 * dev_get_uclass_priv(bus)->speed_hz
c6202d85
SG
394 *
395 * @bus: Bus to adjust
396 * @speed: Requested speed in Hz
397 * @return 0 if OK, -EINVAL for invalid values
398 */
399 int (*set_bus_speed)(struct udevice *bus, unsigned int speed);
400
401 /**
402 * get_bus_speed() - get the speed of a bus (optional)
403 *
404 * Normally this can be provided by the uclass, but if you want your
405 * driver to check the bus speed by looking at the hardware, you can
406 * implement that here. This method is optional. This method would
e564f054 407 * normally be expected to return dev_get_uclass_priv(bus)->speed_hz.
c6202d85
SG
408 *
409 * @bus: Bus to check
410 * @return speed of selected I2C bus in Hz, -ve on error
411 */
412 int (*get_bus_speed)(struct udevice *bus);
413
414 /**
415 * set_flags() - set the flags for a chip (optional)
416 *
417 * This is generally implemented by the uclass, but drivers can
418 * check the value to ensure that unsupported options are not used.
419 * This method is optional. If provided, this method will always be
420 * called when the flags change.
421 *
422 * @dev: Chip to adjust
423 * @flags: New flags value
424 * @return 0 if OK, -EINVAL if value is unsupported
425 */
426 int (*set_flags)(struct udevice *dev, uint flags);
427
428 /**
429 * deblock() - recover a bus that is in an unknown state
430 *
431 * I2C is a synchronous protocol and resets of the processor in the
432 * middle of an access can block the I2C Bus until a powerdown of
433 * the full unit is done. This is because slaves can be stuck
434 * waiting for addition bus transitions for a transaction that will
435 * never complete. Resetting the I2C master does not help. The only
436 * way is to force the bus through a series of transitions to make
437 * sure that all slaves are done with the transaction. This method
438 * performs this 'deblocking' if support by the driver.
439 *
440 * This method is optional.
441 */
442 int (*deblock)(struct udevice *bus);
443};
444
445#define i2c_get_ops(dev) ((struct dm_i2c_ops *)(dev)->driver->ops)
446
3d1957f0
SG
447/**
448 * struct i2c_mux_ops - operations for an I2C mux
449 *
450 * The current mux state is expected to be stored in the mux itself since
451 * it is the only thing that knows how to make things work. The mux can
452 * record the current state and then avoid switching unless it is necessary.
453 * So select() can be skipped if the mux is already in the correct state.
454 * Also deselect() can be made a nop if required.
455 */
456struct i2c_mux_ops {
457 /**
458 * select() - select one of of I2C buses attached to a mux
459 *
460 * This will be called when there is no bus currently selected by the
461 * mux. This method does not need to deselect the old bus since
462 * deselect() will be already have been called if necessary.
463 *
464 * @mux: Mux device
465 * @bus: I2C bus to select
466 * @channel: Channel number correponding to the bus to select
467 * @return 0 if OK, -ve on error
468 */
469 int (*select)(struct udevice *mux, struct udevice *bus, uint channel);
470
471 /**
472 * deselect() - select one of of I2C buses attached to a mux
473 *
474 * This is used to deselect the currently selected I2C bus.
475 *
476 * @mux: Mux device
477 * @bus: I2C bus to deselect
478 * @channel: Channel number correponding to the bus to deselect
479 * @return 0 if OK, -ve on error
480 */
481 int (*deselect)(struct udevice *mux, struct udevice *bus, uint channel);
482};
483
484#define i2c_mux_get_ops(dev) ((struct i2c_mux_ops *)(dev)->driver->ops)
485
c6202d85
SG
486/**
487 * i2c_get_chip() - get a device to use to access a chip on a bus
488 *
489 * This returns the device for the given chip address. The device can then
490 * be used with calls to i2c_read(), i2c_write(), i2c_probe(), etc.
491 *
492 * @bus: Bus to examine
493 * @chip_addr: Chip address for the new device
25ab4b03 494 * @offset_len: Length of a register offset in bytes (normally 1)
c6202d85
SG
495 * @devp: Returns pointer to new device if found or -ENODEV if not
496 * found
497 */
25ab4b03
SG
498int i2c_get_chip(struct udevice *bus, uint chip_addr, uint offset_len,
499 struct udevice **devp);
c6202d85
SG
500
501/**
a06728c8
SR
502 * i2c_get_chip_for_busnum() - get a device to use to access a chip on
503 * a bus number
c6202d85
SG
504 *
505 * This returns the device for the given chip address on a particular bus
506 * number.
507 *
508 * @busnum: Bus number to examine
509 * @chip_addr: Chip address for the new device
25ab4b03 510 * @offset_len: Length of a register offset in bytes (normally 1)
c6202d85
SG
511 * @devp: Returns pointer to new device if found or -ENODEV if not
512 * found
513 */
25ab4b03
SG
514int i2c_get_chip_for_busnum(int busnum, int chip_addr, uint offset_len,
515 struct udevice **devp);
c6202d85
SG
516
517/**
518 * i2c_chip_ofdata_to_platdata() - Decode standard I2C platform data
519 *
520 * This decodes the chip address from a device tree node and puts it into
521 * its dm_i2c_chip structure. This should be called in your driver's
522 * ofdata_to_platdata() method.
523 *
524 * @blob: Device tree blob
525 * @node: Node offset to read from
526 * @spi: Place to put the decoded information
527 */
528int i2c_chip_ofdata_to_platdata(const void *blob, int node,
529 struct dm_i2c_chip *chip);
530
7d7db222
SG
531/**
532 * i2c_dump_msgs() - Dump a list of I2C messages
533 *
534 * This may be useful for debugging.
535 *
536 * @msg: Message list to dump
537 * @nmsgs: Number of messages
538 */
539void i2c_dump_msgs(struct i2c_msg *msg, int nmsgs);
540
c6202d85
SG
541#ifndef CONFIG_DM_I2C
542
1f045217
WD
543/*
544 * WARNING WARNING WARNING WARNING WARNING WARNING WARNING WARNING
545 *
546 * The implementation MUST NOT use static or global variables if the
547 * I2C routines are used to read SDRAM configuration information
548 * because this is done before the memories are initialized. Limited
549 * use of stack-based variables are OK (the initial stack size is
550 * limited).
551 *
552 * WARNING WARNING WARNING WARNING WARNING WARNING WARNING WARNING
553 */
554
555/*
556 * Configuration items.
557 */
558#define I2C_RXTX_LEN 128 /* maximum tx/rx buffer length */
559
385c9ef5
HS
560#if !defined(CONFIG_SYS_I2C_MAX_HOPS)
561/* no muxes used bus = i2c adapters */
562#define CONFIG_SYS_I2C_DIRECT_BUS 1
563#define CONFIG_SYS_I2C_MAX_HOPS 0
564#define CONFIG_SYS_NUM_I2C_BUSES ll_entry_count(struct i2c_adapter, i2c)
79b2d0bb 565#else
385c9ef5
HS
566/* we use i2c muxes */
567#undef CONFIG_SYS_I2C_DIRECT_BUS
79b2d0bb
SR
568#endif
569
8c12045a 570/* define the I2C bus number for RTC and DTT if not already done */
6d0f6bcf
JCPV
571#if !defined(CONFIG_SYS_RTC_BUS_NUM)
572#define CONFIG_SYS_RTC_BUS_NUM 0
8c12045a 573#endif
6d0f6bcf
JCPV
574#if !defined(CONFIG_SYS_DTT_BUS_NUM)
575#define CONFIG_SYS_DTT_BUS_NUM 0
8c12045a 576#endif
6d0f6bcf
JCPV
577#if !defined(CONFIG_SYS_SPD_BUS_NUM)
578#define CONFIG_SYS_SPD_BUS_NUM 0
d8a8ea5c 579#endif
8c12045a 580
385c9ef5
HS
581struct i2c_adapter {
582 void (*init)(struct i2c_adapter *adap, int speed,
583 int slaveaddr);
584 int (*probe)(struct i2c_adapter *adap, uint8_t chip);
585 int (*read)(struct i2c_adapter *adap, uint8_t chip,
586 uint addr, int alen, uint8_t *buffer,
587 int len);
588 int (*write)(struct i2c_adapter *adap, uint8_t chip,
589 uint addr, int alen, uint8_t *buffer,
590 int len);
591 uint (*set_bus_speed)(struct i2c_adapter *adap,
592 uint speed);
593 int speed;
d5243359 594 int waitdelay;
385c9ef5
HS
595 int slaveaddr;
596 int init_done;
597 int hwadapnr;
598 char *name;
599};
600
601#define U_BOOT_I2C_MKENT_COMPLETE(_init, _probe, _read, _write, \
602 _set_speed, _speed, _slaveaddr, _hwadapnr, _name) \
603 { \
604 .init = _init, \
605 .probe = _probe, \
606 .read = _read, \
607 .write = _write, \
608 .set_bus_speed = _set_speed, \
609 .speed = _speed, \
610 .slaveaddr = _slaveaddr, \
611 .init_done = 0, \
612 .hwadapnr = _hwadapnr, \
613 .name = #_name \
614};
615
616#define U_BOOT_I2C_ADAP_COMPLETE(_name, _init, _probe, _read, _write, \
617 _set_speed, _speed, _slaveaddr, _hwadapnr) \
618 ll_entry_declare(struct i2c_adapter, _name, i2c) = \
619 U_BOOT_I2C_MKENT_COMPLETE(_init, _probe, _read, _write, \
620 _set_speed, _speed, _slaveaddr, _hwadapnr, _name);
621
622struct i2c_adapter *i2c_get_adapter(int index);
623
624#ifndef CONFIG_SYS_I2C_DIRECT_BUS
625struct i2c_mux {
626 int id;
627 char name[16];
628};
629
630struct i2c_next_hop {
631 struct i2c_mux mux;
632 uint8_t chip;
633 uint8_t channel;
634};
635
636struct i2c_bus_hose {
637 int adapter;
638 struct i2c_next_hop next_hop[CONFIG_SYS_I2C_MAX_HOPS];
639};
640#define I2C_NULL_HOP {{-1, ""}, 0, 0}
641extern struct i2c_bus_hose i2c_bus[];
642
643#define I2C_ADAPTER(bus) i2c_bus[bus].adapter
644#else
645#define I2C_ADAPTER(bus) bus
646#endif
647#define I2C_BUS gd->cur_i2c_bus
648
649#define I2C_ADAP_NR(bus) i2c_get_adapter(I2C_ADAPTER(bus))
650#define I2C_ADAP I2C_ADAP_NR(gd->cur_i2c_bus)
651#define I2C_ADAP_HWNR (I2C_ADAP->hwadapnr)
652
653#ifndef CONFIG_SYS_I2C_DIRECT_BUS
654#define I2C_MUX_PCA9540_ID 1
655#define I2C_MUX_PCA9540 {I2C_MUX_PCA9540_ID, "PCA9540B"}
656#define I2C_MUX_PCA9542_ID 2
657#define I2C_MUX_PCA9542 {I2C_MUX_PCA9542_ID, "PCA9542A"}
658#define I2C_MUX_PCA9544_ID 3
659#define I2C_MUX_PCA9544 {I2C_MUX_PCA9544_ID, "PCA9544A"}
660#define I2C_MUX_PCA9547_ID 4
661#define I2C_MUX_PCA9547 {I2C_MUX_PCA9547_ID, "PCA9547A"}
e6658749
MB
662#define I2C_MUX_PCA9548_ID 5
663#define I2C_MUX_PCA9548 {I2C_MUX_PCA9548_ID, "PCA9548"}
385c9ef5
HS
664#endif
665
98aed379
HS
666#ifndef I2C_SOFT_DECLARATIONS
667# if defined(CONFIG_MPC8260)
6d0f6bcf 668# define I2C_SOFT_DECLARATIONS volatile ioport_t *iop = ioport_addr((immap_t *)CONFIG_SYS_IMMR, I2C_PORT);
98aed379 669# elif defined(CONFIG_8xx)
6d0f6bcf 670# define I2C_SOFT_DECLARATIONS volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
0cf0b931
JS
671
672# elif (defined(CONFIG_AT91RM9200) || \
673 defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9261) || \
cb96a0a4 674 defined(CONFIG_AT91SAM9263))
78132275 675# define I2C_SOFT_DECLARATIONS at91_pio_t *pio = (at91_pio_t *) ATMEL_BASE_PIOA;
98aed379
HS
676# else
677# define I2C_SOFT_DECLARATIONS
678# endif
679#endif
ecf5f077
TT
680
681#ifdef CONFIG_8xx
9c90a2c8 682/* Set default value for the I2C bus speed on 8xx. In the
ecf5f077
TT
683 * future, we'll define these in all 8xx board config files.
684 */
685#ifndef CONFIG_SYS_I2C_SPEED
686#define CONFIG_SYS_I2C_SPEED 50000
687#endif
9c90a2c8 688#endif
ecf5f077 689
9c90a2c8
PT
690/*
691 * Many boards/controllers/drivers don't support an I2C slave interface so
692 * provide a default slave address for them for use in common code. A real
693 * value for CONFIG_SYS_I2C_SLAVE should be defined for any board which does
694 * support a slave interface.
695 */
ecf5f077 696#ifndef CONFIG_SYS_I2C_SLAVE
9c90a2c8 697#define CONFIG_SYS_I2C_SLAVE 0xfe
ecf5f077
TT
698#endif
699
1f045217
WD
700/*
701 * Initialization, must be called once on start up, may be called
702 * repeatedly to change the speed and slave addresses.
703 */
9d10c2d3
YY
704#ifdef CONFIG_SYS_I2C_EARLY_INIT
705void i2c_early_init_f(void);
706#endif
1f045217 707void i2c_init(int speed, int slaveaddr);
06d01dbe 708void i2c_init_board(void);
26a33504
RR
709#ifdef CONFIG_SYS_I2C_BOARD_LATE_INIT
710void i2c_board_late_init(void);
711#endif
1f045217 712
385c9ef5 713#ifdef CONFIG_SYS_I2C
385c9ef5
HS
714/*
715 * i2c_get_bus_num:
716 *
717 * Returns index of currently active I2C bus. Zero-based.
718 */
719unsigned int i2c_get_bus_num(void);
720
721/*
722 * i2c_set_bus_num:
723 *
724 * Change the active I2C bus. Subsequent read/write calls will
725 * go to this one.
726 *
727 * bus - bus index, zero based
728 *
729 * Returns: 0 on success, not 0 on failure
730 *
731 */
732int i2c_set_bus_num(unsigned int bus);
733
734/*
735 * i2c_init_all():
736 *
737 * Initializes all I2C adapters in the system. All i2c_adap structures must
738 * be initialized beforehead with function pointers and data, including
739 * speed and slaveaddr. Returns 0 on success, non-0 on failure.
740 */
741void i2c_init_all(void);
742
743/*
744 * Probe the given I2C chip address. Returns 0 if a chip responded,
745 * not 0 on failure.
746 */
747int i2c_probe(uint8_t chip);
748
749/*
750 * Read/Write interface:
751 * chip: I2C chip address, range 0..127
752 * addr: Memory (register) address within the chip
753 * alen: Number of bytes to use for addr (typically 1, 2 for larger
754 * memories, 0 for register type devices with only one
755 * register)
756 * buffer: Where to read/write the data
757 * len: How many bytes to read/write
758 *
759 * Returns: 0 on success, not 0 on failure
760 */
761int i2c_read(uint8_t chip, unsigned int addr, int alen,
762 uint8_t *buffer, int len);
763
764int i2c_write(uint8_t chip, unsigned int addr, int alen,
765 uint8_t *buffer, int len);
766
767/*
768 * Utility routines to read/write registers.
769 */
770uint8_t i2c_reg_read(uint8_t addr, uint8_t reg);
771
772void i2c_reg_write(uint8_t addr, uint8_t reg, uint8_t val);
773
774/*
775 * i2c_set_bus_speed:
776 *
777 * Change the speed of the active I2C bus
778 *
779 * speed - bus speed in Hz
780 *
781 * Returns: new bus speed
782 *
783 */
784unsigned int i2c_set_bus_speed(unsigned int speed);
67b23a32 785
385c9ef5
HS
786/*
787 * i2c_get_bus_speed:
788 *
789 * Returns speed of currently active I2C bus in Hz
790 */
67b23a32 791
385c9ef5 792unsigned int i2c_get_bus_speed(void);
67b23a32 793
385c9ef5 794#else
67b23a32 795
1f045217
WD
796/*
797 * Probe the given I2C chip address. Returns 0 if a chip responded,
798 * not 0 on failure.
799 */
800int i2c_probe(uchar chip);
801
802/*
803 * Read/Write interface:
804 * chip: I2C chip address, range 0..127
805 * addr: Memory (register) address within the chip
806 * alen: Number of bytes to use for addr (typically 1, 2 for larger
807 * memories, 0 for register type devices with only one
808 * register)
809 * buffer: Where to read/write the data
810 * len: How many bytes to read/write
811 *
812 * Returns: 0 on success, not 0 on failure
813 */
814int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len);
815int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len);
816
817/*
818 * Utility routines to read/write registers.
819 */
ecf5f077
TT
820static inline u8 i2c_reg_read(u8 addr, u8 reg)
821{
822 u8 buf;
823
824#ifdef CONFIG_8xx
825 /* MPC8xx needs this. Maybe one day we can get rid of it. */
826 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
827#endif
828
829#ifdef DEBUG
830 printf("%s: addr=0x%02x, reg=0x%02x\n", __func__, addr, reg);
831#endif
832
ecf5f077 833 i2c_read(addr, reg, 1, &buf, 1);
ecf5f077
TT
834
835 return buf;
836}
837
838static inline void i2c_reg_write(u8 addr, u8 reg, u8 val)
839{
840#ifdef CONFIG_8xx
841 /* MPC8xx needs this. Maybe one day we can get rid of it. */
842 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
843#endif
844
845#ifdef DEBUG
846 printf("%s: addr=0x%02x, reg=0x%02x, val=0x%02x\n",
847 __func__, addr, reg, val);
848#endif
849
ecf5f077 850 i2c_write(addr, reg, 1, &val, 1);
ecf5f077 851}
1f045217 852
bb99ad6d
BW
853/*
854 * Functions for setting the current I2C bus and its speed
855 */
856
857/*
858 * i2c_set_bus_num:
859 *
860 * Change the active I2C bus. Subsequent read/write calls will
861 * go to this one.
862 *
53677ef1 863 * bus - bus index, zero based
bb99ad6d 864 *
53677ef1 865 * Returns: 0 on success, not 0 on failure
bb99ad6d
BW
866 *
867 */
9ca880a2 868int i2c_set_bus_num(unsigned int bus);
bb99ad6d
BW
869
870/*
871 * i2c_get_bus_num:
872 *
873 * Returns index of currently active I2C bus. Zero-based.
874 */
875
9ca880a2 876unsigned int i2c_get_bus_num(void);
bb99ad6d
BW
877
878/*
879 * i2c_set_bus_speed:
880 *
881 * Change the speed of the active I2C bus
882 *
53677ef1 883 * speed - bus speed in Hz
bb99ad6d 884 *
53677ef1 885 * Returns: 0 on success, not 0 on failure
bb99ad6d
BW
886 *
887 */
9ca880a2 888int i2c_set_bus_speed(unsigned int);
bb99ad6d
BW
889
890/*
891 * i2c_get_bus_speed:
892 *
893 * Returns speed of currently active I2C bus in Hz
894 */
895
9ca880a2 896unsigned int i2c_get_bus_speed(void);
385c9ef5
HS
897#endif /* CONFIG_SYS_I2C */
898
899/*
900 * only for backwardcompatibility, should go away if we switched
901 * completely to new multibus support.
902 */
903#if defined(CONFIG_SYS_I2C) || defined(CONFIG_I2C_MULTI_BUS)
904# if !defined(CONFIG_SYS_MAX_I2C_BUS)
905# define CONFIG_SYS_MAX_I2C_BUS 2
906# endif
ea0f73ab 907# define I2C_MULTI_BUS 1
385c9ef5
HS
908#else
909# define CONFIG_SYS_MAX_I2C_BUS 1
910# define I2C_MULTI_BUS 0
911#endif
bb99ad6d 912
cd7b4e82
MV
913/* NOTE: These two functions MUST be always_inline to avoid code growth! */
914static inline unsigned int I2C_GET_BUS(void) __attribute__((always_inline));
915static inline unsigned int I2C_GET_BUS(void)
916{
917 return I2C_MULTI_BUS ? i2c_get_bus_num() : 0;
918}
919
920static inline void I2C_SET_BUS(unsigned int bus) __attribute__((always_inline));
921static inline void I2C_SET_BUS(unsigned int bus)
922{
923 if (I2C_MULTI_BUS)
924 i2c_set_bus_num(bus);
925}
926
7ca8f73a
ŁM
927/* Multi I2C definitions */
928enum {
929 I2C_0, I2C_1, I2C_2, I2C_3, I2C_4, I2C_5, I2C_6, I2C_7,
930 I2C_8, I2C_9, I2C_10,
931};
932
a9d2ae70
RS
933/**
934 * Get FDT values for i2c bus.
935 *
936 * @param blob Device tree blbo
937 * @return the number of I2C bus
938 */
939void board_i2c_init(const void *blob);
940
941/**
942 * Find the I2C bus number by given a FDT I2C node.
943 *
944 * @param blob Device tree blbo
945 * @param node FDT I2C node to find
946 * @return the number of I2C bus (zero based), or -1 on error
947 */
948int i2c_get_bus_num_fdt(int node);
949
950/**
951 * Reset the I2C bus represented by the given a FDT I2C node.
952 *
953 * @param blob Device tree blbo
954 * @param node FDT I2C node to find
955 * @return 0 if port was reset, -1 if not found
956 */
957int i2c_reset_port_fdt(const void *blob, int node);
c6202d85
SG
958
959#endif /* !CONFIG_DM_I2C */
960
1f045217 961#endif /* _I2C_H_ */