]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/mpc83xx.h
Convert CONFIG_BOOTCOUNT_ENV to Kconfig
[people/ms/u-boot.git] / include / mpc83xx.h
CommitLineData
f046ccd1 1/*
7c619ddc 2 * Copyright (C) 2004-2007, 2010 Freescale Semiconductor, Inc.
f046ccd1 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
f046ccd1
EL
5 */
6
f046ccd1
EL
7#ifndef __MPC83XX_H__
8#define __MPC83XX_H__
9
f6eda7f8 10#include <config.h>
bf30bb1f 11#include <asm/fsl_lbc.h>
f046ccd1
EL
12#if defined(CONFIG_E300)
13#include <asm/e300.h>
14#endif
15
4e8b750c
HS
16/*
17 * MPC83xx cpu provide RCR register to do reset thing specially
f046ccd1 18 */
f046ccd1
EL
19#define MPC83xx_RESET
20
4e8b750c
HS
21/*
22 * System reset offset (PowerPC standard)
f046ccd1 23 */
e080313c 24#define EXC_OFF_SYS_RESET 0x0100
02032e8f 25#define _START_OFFSET EXC_OFF_SYS_RESET
f046ccd1 26
4e8b750c
HS
27/*
28 * IMMRBAR - Internal Memory Register Base Address
f046ccd1 29 */
e4c09508 30#ifndef CONFIG_DEFAULT_IMMR
4e8b750c
HS
31/* Default IMMR base address */
32#define CONFIG_DEFAULT_IMMR 0xFF400000
e4c09508 33#endif
4e8b750c
HS
34/* Register offset to immr */
35#define IMMRBAR 0x0000
36#define IMMRBAR_BASE_ADDR 0xFFF00000 /* Base addr. mask */
e080313c 37#define IMMRBAR_RES ~(IMMRBAR_BASE_ADDR)
f046ccd1 38
4e8b750c
HS
39/*
40 * LAWBAR - Local Access Window Base Address Register
f046ccd1 41 */
4e8b750c
HS
42/* Register offset to immr */
43#define LBLAWBAR0 0x0020
e080313c
DL
44#define LBLAWAR0 0x0024
45#define LBLAWBAR1 0x0028
46#define LBLAWAR1 0x002C
47#define LBLAWBAR2 0x0030
48#define LBLAWAR2 0x0034
49#define LBLAWBAR3 0x0038
50#define LBLAWAR3 0x003C
4e8b750c 51#define LAWBAR_BAR 0xFFFFF000 /* Base addr. mask */
e080313c 52
4e8b750c
HS
53/*
54 * SPRIDR - System Part and Revision ID Register
e080313c 55 */
e5c4ade4
KP
56#define SPRIDR_PARTID 0xFFFF0000 /* Part Id */
57#define SPRIDR_REVID 0x0000FFFF /* Revision Id */
e080313c 58
2c7920af 59#if defined(CONFIG_MPC834x)
e5c4ade4
KP
60#define REVID_MAJOR(spridr) ((spridr & 0x0000FF00) >> 8)
61#define REVID_MINOR(spridr) (spridr & 0x000000FF)
62#else
63#define REVID_MAJOR(spridr) ((spridr & 0x000000F0) >> 4)
64#define REVID_MINOR(spridr) (spridr & 0x0000000F)
65#endif
03051c3d 66
e5c4ade4 67#define PARTID_NO_E(spridr) ((spridr & 0xFFFE0000) >> 16)
6b70ffb9 68#define SPR_FAMILY(spridr) ((spridr & 0xFFF00000) >> 20)
e5c4ade4 69
7c619ddc 70#define SPR_8308 0x8100
a88731a6 71#define SPR_8309 0x8110
6b70ffb9 72#define SPR_831X_FAMILY 0x80B
e5c4ade4
KP
73#define SPR_8311 0x80B2
74#define SPR_8313 0x80B0
75#define SPR_8314 0x80B6
76#define SPR_8315 0x80B4
6b70ffb9 77#define SPR_832X_FAMILY 0x806
e5c4ade4
KP
78#define SPR_8321 0x8066
79#define SPR_8323 0x8062
6b70ffb9 80#define SPR_834X_FAMILY 0x803
e5c4ade4
KP
81#define SPR_8343 0x8036
82#define SPR_8347_TBGA_ 0x8032
83#define SPR_8347_PBGA_ 0x8034
84#define SPR_8349 0x8030
6b70ffb9 85#define SPR_836X_FAMILY 0x804
e5c4ade4
KP
86#define SPR_8358_TBGA_ 0x804A
87#define SPR_8358_PBGA_ 0x804E
88#define SPR_8360 0x8048
6b70ffb9 89#define SPR_837X_FAMILY 0x80C
e5c4ade4
KP
90#define SPR_8377 0x80C6
91#define SPR_8378 0x80C4
92#define SPR_8379 0x80C2
d87c57b2 93
4e8b750c
HS
94/*
95 * SPCR - System Priority Configuration Register
e080313c 96 */
4e8b750c
HS
97/* PCI Highest Priority Enable */
98#define SPCR_PCIHPE 0x10000000
e080313c 99#define SPCR_PCIHPE_SHIFT (31-3)
4e8b750c
HS
100/* PCI bridge system bus request priority */
101#define SPCR_PCIPR 0x03000000
e080313c
DL
102#define SPCR_PCIPR_SHIFT (31-7)
103#define SPCR_OPT 0x00800000 /* Optimize */
5bbeea86 104#define SPCR_OPT_SHIFT (31-8)
4e8b750c
HS
105/* E300 PowerPC core time base unit enable */
106#define SPCR_TBEN 0x00400000
e080313c 107#define SPCR_TBEN_SHIFT (31-9)
4e8b750c
HS
108/* E300 PowerPC Core system bus request priority */
109#define SPCR_COREPR 0x00300000
e080313c
DL
110#define SPCR_COREPR_SHIFT (31-11)
111
2c7920af 112#if defined(CONFIG_MPC834x)
e080313c 113/* SPCR bits - MPC8349 specific */
4e8b750c
HS
114/* TSEC1 data priority */
115#define SPCR_TSEC1DP 0x00003000
e080313c 116#define SPCR_TSEC1DP_SHIFT (31-19)
4e8b750c
HS
117/* TSEC1 buffer descriptor priority */
118#define SPCR_TSEC1BDP 0x00000C00
e080313c 119#define SPCR_TSEC1BDP_SHIFT (31-21)
4e8b750c
HS
120/* TSEC1 emergency priority */
121#define SPCR_TSEC1EP 0x00000300
e080313c 122#define SPCR_TSEC1EP_SHIFT (31-23)
4e8b750c
HS
123/* TSEC2 data priority */
124#define SPCR_TSEC2DP 0x00000030
e080313c 125#define SPCR_TSEC2DP_SHIFT (31-27)
4e8b750c
HS
126/* TSEC2 buffer descriptor priority */
127#define SPCR_TSEC2BDP 0x0000000C
e080313c 128#define SPCR_TSEC2BDP_SHIFT (31-29)
4e8b750c
HS
129/* TSEC2 emergency priority */
130#define SPCR_TSEC2EP 0x00000003
e080313c 131#define SPCR_TSEC2EP_SHIFT (31-31)
d87c57b2 132
7c619ddc
IY
133#elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
134 defined(CONFIG_MPC837x)
135/* SPCR bits - MPC8308, MPC831x and MPC837x specific */
4e8b750c
HS
136/* TSEC data priority */
137#define SPCR_TSECDP 0x00003000
d87c57b2 138#define SPCR_TSECDP_SHIFT (31-19)
4e8b750c
HS
139/* TSEC buffer descriptor priority */
140#define SPCR_TSECBDP 0x00000C00
ec2638ea 141#define SPCR_TSECBDP_SHIFT (31-21)
4e8b750c
HS
142/* TSEC emergency priority */
143#define SPCR_TSECEP 0x00000300
ec2638ea 144#define SPCR_TSECEP_SHIFT (31-23)
e080313c 145#endif
f046ccd1 146
e080313c
DL
147/* SICRL/H - System I/O Configuration Register Low/High
148 */
2c7920af 149#if defined(CONFIG_MPC834x)
e080313c
DL
150/* SICRL bits - MPC8349 specific */
151#define SICRL_LDP_A 0x80000000
152#define SICRL_USB1 0x40000000
153#define SICRL_USB0 0x20000000
154#define SICRL_UART 0x0C000000
155#define SICRL_GPIO1_A 0x02000000
156#define SICRL_GPIO1_B 0x01000000
157#define SICRL_GPIO1_C 0x00800000
158#define SICRL_GPIO1_D 0x00400000
159#define SICRL_GPIO1_E 0x00200000
160#define SICRL_GPIO1_F 0x00180000
161#define SICRL_GPIO1_G 0x00040000
162#define SICRL_GPIO1_H 0x00020000
163#define SICRL_GPIO1_I 0x00010000
164#define SICRL_GPIO1_J 0x00008000
165#define SICRL_GPIO1_K 0x00004000
166#define SICRL_GPIO1_L 0x00003000
167
168/* SICRH bits - MPC8349 specific */
169#define SICRH_DDR 0x80000000
170#define SICRH_TSEC1_A 0x10000000
171#define SICRH_TSEC1_B 0x08000000
172#define SICRH_TSEC1_C 0x04000000
173#define SICRH_TSEC1_D 0x02000000
174#define SICRH_TSEC1_E 0x01000000
175#define SICRH_TSEC1_F 0x00800000
176#define SICRH_TSEC2_A 0x00400000
177#define SICRH_TSEC2_B 0x00200000
178#define SICRH_TSEC2_C 0x00100000
179#define SICRH_TSEC2_D 0x00080000
180#define SICRH_TSEC2_E 0x00040000
181#define SICRH_TSEC2_F 0x00020000
182#define SICRH_TSEC2_G 0x00010000
183#define SICRH_TSEC2_H 0x00008000
184#define SICRH_GPIO2_A 0x00004000
185#define SICRH_GPIO2_B 0x00002000
186#define SICRH_GPIO2_C 0x00001000
187#define SICRH_GPIO2_D 0x00000800
188#define SICRH_GPIO2_E 0x00000400
189#define SICRH_GPIO2_F 0x00000200
190#define SICRH_GPIO2_G 0x00000180
191#define SICRH_GPIO2_H 0x00000060
192#define SICRH_TSOBI1 0x00000002
193#define SICRH_TSOBI2 0x00000001
194
195#elif defined(CONFIG_MPC8360)
196/* SICRL bits - MPC8360 specific */
197#define SICRL_LDP_A 0xC0000000
198#define SICRL_LCLK_1 0x10000000
199#define SICRL_LCLK_2 0x08000000
200#define SICRL_SRCID_A 0x03000000
201#define SICRL_IRQ_CKSTP_A 0x00C00000
202
203/* SICRH bits - MPC8360 specific */
204#define SICRH_DDR 0x80000000
205#define SICRH_SECONDARY_DDR 0x40000000
206#define SICRH_SDDROE 0x20000000
207#define SICRH_IRQ3 0x10000000
208#define SICRH_UC1EOBI 0x00000004
209#define SICRH_UC2E1OBI 0x00000002
210#define SICRH_UC2E2OBI 0x00000001
24c3aca3 211
2c7920af
PT
212#elif defined(CONFIG_MPC832x)
213/* SICRL bits - MPC832x specific */
24c3aca3
DL
214#define SICRL_LDP_LCS_A 0x80000000
215#define SICRL_IRQ_CKS 0x20000000
216#define SICRL_PCI_MSRC 0x10000000
217#define SICRL_URT_CTPR 0x06000000
218#define SICRL_IRQ_CTPR 0x00C00000
d87c57b2 219
555da617
DL
220#elif defined(CONFIG_MPC8313)
221/* SICRL bits - MPC8313 specific */
d87c57b2
SW
222#define SICRL_LBC 0x30000000
223#define SICRL_UART 0x0C000000
224#define SICRL_SPI_A 0x03000000
225#define SICRL_SPI_B 0x00C00000
226#define SICRL_SPI_C 0x00300000
227#define SICRL_SPI_D 0x000C0000
f986325d
RM
228#define SICRL_USBDR_11 0x00000C00
229#define SICRL_USBDR_10 0x00000800
230#define SICRL_USBDR_01 0x00000400
231#define SICRL_USBDR_00 0x00000000
d87c57b2
SW
232#define SICRL_ETSEC1_A 0x0000000C
233#define SICRL_ETSEC2_A 0x00000003
234
555da617 235/* SICRH bits - MPC8313 specific */
d87c57b2
SW
236#define SICRH_INTR_A 0x02000000
237#define SICRH_INTR_B 0x00C00000
238#define SICRH_IIC 0x00300000
239#define SICRH_ETSEC2_B 0x000C0000
240#define SICRH_ETSEC2_C 0x00030000
241#define SICRH_ETSEC2_D 0x0000C000
242#define SICRH_ETSEC2_E 0x00003000
243#define SICRH_ETSEC2_F 0x00000C00
244#define SICRH_ETSEC2_G 0x00000300
245#define SICRH_ETSEC1_B 0x00000080
246#define SICRH_ETSEC1_C 0x00000060
247#define SICRH_GTX1_DLY 0x00000008
248#define SICRH_GTX2_DLY 0x00000004
249#define SICRH_TSOBI1 0x00000002
250#define SICRH_TSOBI2 0x00000001
251
555da617
DL
252#elif defined(CONFIG_MPC8315)
253/* SICRL bits - MPC8315 specific */
254#define SICRL_DMA_CH0 0xc0000000
255#define SICRL_DMA_SPI 0x30000000
256#define SICRL_UART 0x0c000000
257#define SICRL_IRQ4 0x02000000
258#define SICRL_IRQ5 0x01800000
259#define SICRL_IRQ6_7 0x00400000
260#define SICRL_IIC1 0x00300000
261#define SICRL_TDM 0x000c0000
262#define SICRL_TDM_SHARED 0x00030000
263#define SICRL_PCI_A 0x0000c000
264#define SICRL_ELBC_A 0x00003000
265#define SICRL_ETSEC1_A 0x000000c0
266#define SICRL_ETSEC1_B 0x00000030
267#define SICRL_ETSEC1_C 0x0000000c
268#define SICRL_TSEXPOBI 0x00000001
269
270/* SICRH bits - MPC8315 specific */
271#define SICRH_GPIO_0 0xc0000000
272#define SICRH_GPIO_1 0x30000000
273#define SICRH_GPIO_2 0x0c000000
274#define SICRH_GPIO_3 0x03000000
275#define SICRH_GPIO_4 0x00c00000
276#define SICRH_GPIO_5 0x00300000
277#define SICRH_GPIO_6 0x000c0000
278#define SICRH_GPIO_7 0x00030000
279#define SICRH_GPIO_8 0x0000c000
280#define SICRH_GPIO_9 0x00003000
281#define SICRH_GPIO_10 0x00000c00
282#define SICRH_GPIO_11 0x00000300
283#define SICRH_ETSEC2_A 0x000000c0
284#define SICRH_TSOBI1 0x00000002
285#define SICRH_TSOBI2 0x00000001
286
2c7920af 287#elif defined(CONFIG_MPC837x)
03051c3d
DL
288/* SICRL bits - MPC837x specific */
289#define SICRL_USB_A 0xC0000000
290#define SICRL_USB_B 0x30000000
e1ac387f 291#define SICRL_USB_B_SD 0x20000000
03051c3d
DL
292#define SICRL_UART 0x0C000000
293#define SICRL_GPIO_A 0x02000000
294#define SICRL_GPIO_B 0x01000000
295#define SICRL_GPIO_C 0x00800000
296#define SICRL_GPIO_D 0x00400000
297#define SICRL_GPIO_E 0x00200000
298#define SICRL_GPIO_F 0x00180000
299#define SICRL_GPIO_G 0x00040000
300#define SICRL_GPIO_H 0x00020000
301#define SICRL_GPIO_I 0x00010000
302#define SICRL_GPIO_J 0x00008000
303#define SICRL_GPIO_K 0x00004000
304#define SICRL_GPIO_L 0x00003000
305#define SICRL_DMA_A 0x00000800
306#define SICRL_DMA_B 0x00000400
307#define SICRL_DMA_C 0x00000200
308#define SICRL_DMA_D 0x00000100
309#define SICRL_DMA_E 0x00000080
310#define SICRL_DMA_F 0x00000040
311#define SICRL_DMA_G 0x00000020
312#define SICRL_DMA_H 0x00000010
313#define SICRL_DMA_I 0x00000008
314#define SICRL_DMA_J 0x00000004
315#define SICRL_LDP_A 0x00000002
316#define SICRL_LDP_B 0x00000001
317
318/* SICRH bits - MPC837x specific */
319#define SICRH_DDR 0x80000000
320#define SICRH_TSEC1_A 0x10000000
321#define SICRH_TSEC1_B 0x08000000
322#define SICRH_TSEC2_A 0x00400000
323#define SICRH_TSEC2_B 0x00200000
324#define SICRH_TSEC2_C 0x00100000
325#define SICRH_TSEC2_D 0x00080000
326#define SICRH_TSEC2_E 0x00040000
327#define SICRH_TMR 0x00010000
328#define SICRH_GPIO2_A 0x00008000
329#define SICRH_GPIO2_B 0x00004000
330#define SICRH_GPIO2_C 0x00002000
331#define SICRH_GPIO2_D 0x00001000
332#define SICRH_GPIO2_E 0x00000C00
e1ac387f 333#define SICRH_GPIO2_E_SD 0x00000800
03051c3d
DL
334#define SICRH_GPIO2_F 0x00000300
335#define SICRH_GPIO2_G 0x000000C0
336#define SICRH_GPIO2_H 0x00000030
337#define SICRH_SPI 0x00000003
e1ac387f 338#define SICRH_SPI_SD 0x00000001
f3ce250d
IY
339
340#elif defined(CONFIG_MPC8308)
341/* SICRL bits - MPC8308 specific */
342#define SICRL_SPI_PF0 (0 << 28)
343#define SICRL_SPI_PF1 (1 << 28)
344#define SICRL_SPI_PF3 (3 << 28)
345#define SICRL_UART_PF0 (0 << 26)
346#define SICRL_UART_PF1 (1 << 26)
347#define SICRL_UART_PF3 (3 << 26)
348#define SICRL_IRQ_PF0 (0 << 24)
349#define SICRL_IRQ_PF1 (1 << 24)
350#define SICRL_I2C2_PF0 (0 << 20)
351#define SICRL_I2C2_PF1 (1 << 20)
352#define SICRL_ETSEC1_TX_CLK (0 << 6)
353#define SICRL_ETSEC1_GTX_CLK125 (1 << 6)
354
355/* SICRH bits - MPC8308 specific */
356#define SICRH_ESDHC_A_SD (0 << 30)
357#define SICRH_ESDHC_A_GTM (1 << 30)
358#define SICRH_ESDHC_A_GPIO (3 << 30)
359#define SICRH_ESDHC_B_SD (0 << 28)
360#define SICRH_ESDHC_B_GTM (1 << 28)
361#define SICRH_ESDHC_B_GPIO (3 << 28)
362#define SICRH_ESDHC_C_SD (0 << 26)
363#define SICRH_ESDHC_C_GTM (1 << 26)
364#define SICRH_ESDHC_C_GPIO (3 << 26)
365#define SICRH_GPIO_A_GPIO (0 << 24)
366#define SICRH_GPIO_A_TSEC2 (1 << 24)
367#define SICRH_GPIO_B_GPIO (0 << 22)
368#define SICRH_GPIO_B_TSEC2_TX_CLK (1 << 22)
369#define SICRH_GPIO_B_TSEC2_GTX_CLK125 (2 << 22)
370#define SICRH_IEEE1588_A_TMR (1 << 20)
371#define SICRH_IEEE1588_A_GPIO (3 << 20)
372#define SICRH_USB (1 << 18)
373#define SICRH_GTM_GTM (1 << 16)
374#define SICRH_GTM_GPIO (3 << 16)
375#define SICRH_IEEE1588_B_TMR (1 << 14)
376#define SICRH_IEEE1588_B_GPIO (3 << 14)
377#define SICRH_ETSEC2_CRS (1 << 12)
378#define SICRH_ETSEC2_GPIO (3 << 12)
379#define SICRH_GPIOSEL_0 (0 << 8)
380#define SICRH_GPIOSEL_1 (1 << 8)
381#define SICRH_TMROBI_V3P3 (0 << 4)
382#define SICRH_TMROBI_V2P5 (1 << 4)
383#define SICRH_TSOBI1_V3P3 (0 << 1)
384#define SICRH_TSOBI1_V2P5 (1 << 1)
385#define SICRH_TSOBI2_V3P3 (0 << 0)
386#define SICRH_TSOBI2_V2P5 (1 << 0)
a88731a6
GF
387
388#elif defined(CONFIG_MPC8309)
389/* SICR_1 */
390#define SICR_1_UART1_UART1S (0 << (30-2))
391#define SICR_1_UART1_UART1RTS (1 << (30-2))
392#define SICR_1_I2C_I2C (0 << (30-4))
393#define SICR_1_I2C_CKSTOP (1 << (30-4))
394#define SICR_1_IRQ_A_IRQ (0 << (30-6))
395#define SICR_1_IRQ_A_MCP (1 << (30-6))
396#define SICR_1_IRQ_B_IRQ (0 << (30-8))
397#define SICR_1_IRQ_B_CKSTOP (1 << (30-8))
398#define SICR_1_GPIO_A_GPIO (0 << (30-10))
399#define SICR_1_GPIO_A_SD (2 << (30-10))
400#define SICR_1_GPIO_A_DDR (3 << (30-10))
401#define SICR_1_GPIO_B_GPIO (0 << (30-12))
402#define SICR_1_GPIO_B_SD (2 << (30-12))
403#define SICR_1_GPIO_B_QE (3 << (30-12))
404#define SICR_1_GPIO_C_GPIO (0 << (30-14))
405#define SICR_1_GPIO_C_CAN (1 << (30-14))
406#define SICR_1_GPIO_C_DDR (2 << (30-14))
407#define SICR_1_GPIO_C_LCS (3 << (30-14))
408#define SICR_1_GPIO_D_GPIO (0 << (30-16))
409#define SICR_1_GPIO_D_CAN (1 << (30-16))
410#define SICR_1_GPIO_D_DDR (2 << (30-16))
411#define SICR_1_GPIO_D_LCS (3 << (30-16))
412#define SICR_1_GPIO_E_GPIO (0 << (30-18))
413#define SICR_1_GPIO_E_CAN (1 << (30-18))
414#define SICR_1_GPIO_E_DDR (2 << (30-18))
415#define SICR_1_GPIO_E_LCS (3 << (30-18))
416#define SICR_1_GPIO_F_GPIO (0 << (30-20))
417#define SICR_1_GPIO_F_CAN (1 << (30-20))
418#define SICR_1_GPIO_F_CK (2 << (30-20))
419#define SICR_1_USB_A_USBDR (0 << (30-22))
420#define SICR_1_USB_A_UART2S (1 << (30-22))
421#define SICR_1_USB_B_USBDR (0 << (30-24))
422#define SICR_1_USB_B_UART2S (1 << (30-24))
423#define SICR_1_USB_B_UART2RTS (2 << (30-24))
424#define SICR_1_USB_C_USBDR (0 << (30-26))
425#define SICR_1_USB_C_QE_EXT (3 << (30-26))
426#define SICR_1_FEC1_FEC1 (0 << (30-28))
427#define SICR_1_FEC1_GTM (1 << (30-28))
428#define SICR_1_FEC1_GPIO (2 << (30-28))
429#define SICR_1_FEC2_FEC2 (0 << (30-30))
430#define SICR_1_FEC2_GTM (1 << (30-30))
431#define SICR_1_FEC2_GPIO (2 << (30-30))
432/* SICR_2 */
433#define SICR_2_FEC3_FEC3 (0 << (30-0))
434#define SICR_2_FEC3_TMR (1 << (30-0))
435#define SICR_2_FEC3_GPIO (2 << (30-0))
436#define SICR_2_HDLC1_A_HDLC1 (0 << (30-2))
437#define SICR_2_HDLC1_A_GPIO (1 << (30-2))
438#define SICR_2_HDLC1_A_TDM1 (2 << (30-2))
439#define SICR_2_ELBC_A_LA (0 << (30-4))
440#define SICR_2_ELBC_B_LCLK (0 << (30-6))
441#define SICR_2_HDLC2_A_HDLC2 (0 << (30-8))
442#define SICR_2_HDLC2_A_GPIO (0 << (30-8))
443#define SICR_2_HDLC2_A_TDM2 (0 << (30-8))
444/* bits 10-11 unused */
445#define SICR_2_USB_D_USBDR (0 << (30-12))
446#define SICR_2_USB_D_GPIO (2 << (30-12))
447#define SICR_2_USB_D_QE_BRG (3 << (30-12))
448#define SICR_2_PCI_PCI (0 << (30-14))
449#define SICR_2_PCI_CPCI_HS (2 << (30-14))
450#define SICR_2_HDLC1_B_HDLC1 (0 << (30-16))
451#define SICR_2_HDLC1_B_GPIO (1 << (30-16))
452#define SICR_2_HDLC1_B_QE_BRG (2 << (30-16))
453#define SICR_2_HDLC1_B_TDM1 (3 << (30-16))
454#define SICR_2_HDLC1_C_HDLC1 (0 << (30-18))
455#define SICR_2_HDLC1_C_GPIO (1 << (30-18))
456#define SICR_2_HDLC1_C_TDM1 (2 << (30-18))
457#define SICR_2_HDLC2_B_HDLC2 (0 << (30-20))
458#define SICR_2_HDLC2_B_GPIO (1 << (30-20))
459#define SICR_2_HDLC2_B_QE_BRG (2 << (30-20))
460#define SICR_2_HDLC2_B_TDM2 (3 << (30-20))
461#define SICR_2_HDLC2_C_HDLC2 (0 << (30-22))
462#define SICR_2_HDLC2_C_GPIO (1 << (30-22))
463#define SICR_2_HDLC2_C_TDM2 (2 << (30-22))
464#define SICR_2_HDLC2_C_QE_BRG (3 << (30-22))
465#define SICR_2_QUIESCE_B (0 << (30-24))
466
e080313c 467#endif
f046ccd1 468
4e8b750c
HS
469/*
470 * SWCRR - System Watchdog Control Register
e080313c 471 */
4e8b750c
HS
472/* Register offset to immr */
473#define SWCRR 0x0204
474/* Software Watchdog Time Count */
475#define SWCRR_SWTC 0xFFFF0000
476/* Watchdog Enable bit */
477#define SWCRR_SWEN 0x00000004
478/* Software Watchdog Reset/Interrupt Select bit */
479#define SWCRR_SWRI 0x00000002
480/* Software Watchdog Counter Prescale bit */
481#define SWCRR_SWPR 0x00000001
482#define SWCRR_RES (~(SWCRR_SWTC | SWCRR_SWEN | \
483 SWCRR_SWRI | SWCRR_SWPR))
484
485/*
486 * SWCNR - System Watchdog Counter Register
e080313c 487 */
4e8b750c
HS
488/* Register offset to immr */
489#define SWCNR 0x0208
490/* Software Watchdog Count mask */
491#define SWCNR_SWCN 0x0000FFFF
e080313c 492#define SWCNR_RES ~(SWCNR_SWCN)
f046ccd1 493
4e8b750c
HS
494/*
495 * SWSRR - System Watchdog Service Register
f046ccd1 496 */
4e8b750c
HS
497/* Register offset to immr */
498#define SWSRR 0x020E
f046ccd1 499
4e8b750c
HS
500/*
501 * ACR - Arbiter Configuration Register
f046ccd1 502 */
e080313c
DL
503#define ACR_COREDIS 0x10000000 /* Core disable */
504#define ACR_COREDIS_SHIFT (31-7)
505#define ACR_PIPE_DEP 0x00070000 /* Pipeline depth */
506#define ACR_PIPE_DEP_SHIFT (31-15)
507#define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count */
508#define ACR_PCI_RPTCNT_SHIFT (31-19)
509#define ACR_RPTCNT 0x00000700 /* Repeat count */
510#define ACR_RPTCNT_SHIFT (31-23)
511#define ACR_APARK 0x00000030 /* Address parking */
512#define ACR_APARK_SHIFT (31-27)
513#define ACR_PARKM 0x0000000F /* Parking master */
514#define ACR_PARKM_SHIFT (31-31)
515
4e8b750c
HS
516/*
517 * ATR - Arbiter Timers Register
e080313c
DL
518 */
519#define ATR_DTO 0x00FF0000 /* Data time out */
002d27ca 520#define ATR_DTO_SHIFT 16
e080313c 521#define ATR_ATO 0x000000FF /* Address time out */
002d27ca 522#define ATR_ATO_SHIFT 0
f046ccd1 523
4e8b750c
HS
524/*
525 * AER - Arbiter Event Register
e080313c
DL
526 */
527#define AER_ETEA 0x00000020 /* Transfer error */
4e8b750c
HS
528/* Reserved transfer type */
529#define AER_RES 0x00000010
530/* External control word transfer type */
531#define AER_ECW 0x00000008
532/* Address Only transfer type */
533#define AER_AO 0x00000004
e080313c
DL
534#define AER_DTO 0x00000002 /* Data time out */
535#define AER_ATO 0x00000001 /* Address time out */
536
4e8b750c
HS
537/*
538 * AEATR - Arbiter Event Address Register
e080313c
DL
539 */
540#define AEATR_EVENT 0x07000000 /* Event type */
002d27ca 541#define AEATR_EVENT_SHIFT 24
e080313c 542#define AEATR_MSTR_ID 0x001F0000 /* Master Id */
002d27ca 543#define AEATR_MSTR_ID_SHIFT 16
e080313c 544#define AEATR_TBST 0x00000800 /* Transfer burst */
002d27ca 545#define AEATR_TBST_SHIFT 11
e080313c 546#define AEATR_TSIZE 0x00000700 /* Transfer Size */
002d27ca 547#define AEATR_TSIZE_SHIFT 8
e080313c 548#define AEATR_TTYPE 0x0000001F /* Transfer Type */
002d27ca 549#define AEATR_TTYPE_SHIFT 0
f046ccd1 550
4e8b750c
HS
551/*
552 * HRCWL - Hard Reset Configuration Word Low
e080313c
DL
553 */
554#define HRCWL_LBIUCM 0x80000000
555#define HRCWL_LBIUCM_SHIFT 31
556#define HRCWL_LCL_BUS_TO_SCB_CLK_1X1 0x00000000
557#define HRCWL_LCL_BUS_TO_SCB_CLK_2X1 0x80000000
558
559#define HRCWL_DDRCM 0x40000000
560#define HRCWL_DDRCM_SHIFT 30
561#define HRCWL_DDR_TO_SCB_CLK_1X1 0x00000000
562#define HRCWL_DDR_TO_SCB_CLK_2X1 0x40000000
563
564#define HRCWL_SPMF 0x0f000000
565#define HRCWL_SPMF_SHIFT 24
566#define HRCWL_CSB_TO_CLKIN_16X1 0x00000000
567#define HRCWL_CSB_TO_CLKIN_1X1 0x01000000
568#define HRCWL_CSB_TO_CLKIN_2X1 0x02000000
569#define HRCWL_CSB_TO_CLKIN_3X1 0x03000000
570#define HRCWL_CSB_TO_CLKIN_4X1 0x04000000
571#define HRCWL_CSB_TO_CLKIN_5X1 0x05000000
572#define HRCWL_CSB_TO_CLKIN_6X1 0x06000000
573#define HRCWL_CSB_TO_CLKIN_7X1 0x07000000
574#define HRCWL_CSB_TO_CLKIN_8X1 0x08000000
575#define HRCWL_CSB_TO_CLKIN_9X1 0x09000000
576#define HRCWL_CSB_TO_CLKIN_10X1 0x0A000000
577#define HRCWL_CSB_TO_CLKIN_11X1 0x0B000000
578#define HRCWL_CSB_TO_CLKIN_12X1 0x0C000000
579#define HRCWL_CSB_TO_CLKIN_13X1 0x0D000000
580#define HRCWL_CSB_TO_CLKIN_14X1 0x0E000000
581#define HRCWL_CSB_TO_CLKIN_15X1 0x0F000000
582
583#define HRCWL_VCO_BYPASS 0x00000000
584#define HRCWL_VCO_1X2 0x00000000
585#define HRCWL_VCO_1X4 0x00200000
586#define HRCWL_VCO_1X8 0x00400000
587
588#define HRCWL_COREPLL 0x007F0000
589#define HRCWL_COREPLL_SHIFT 16
590#define HRCWL_CORE_TO_CSB_BYPASS 0x00000000
591#define HRCWL_CORE_TO_CSB_1X1 0x00020000
592#define HRCWL_CORE_TO_CSB_1_5X1 0x00030000
593#define HRCWL_CORE_TO_CSB_2X1 0x00040000
594#define HRCWL_CORE_TO_CSB_2_5X1 0x00050000
595#define HRCWL_CORE_TO_CSB_3X1 0x00060000
596
2c7920af 597#if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832x)
e080313c
DL
598#define HRCWL_CEVCOD 0x000000C0
599#define HRCWL_CEVCOD_SHIFT 6
600#define HRCWL_CE_PLL_VCO_DIV_4 0x00000000
601#define HRCWL_CE_PLL_VCO_DIV_8 0x00000040
602#define HRCWL_CE_PLL_VCO_DIV_2 0x00000080
603
604#define HRCWL_CEPDF 0x00000020
605#define HRCWL_CEPDF_SHIFT 5
606#define HRCWL_CE_PLL_DIV_1X1 0x00000000
607#define HRCWL_CE_PLL_DIV_2X1 0x00000020
608
609#define HRCWL_CEPMF 0x0000001F
610#define HRCWL_CEPMF_SHIFT 0
611#define HRCWL_CE_TO_PLL_1X16_ 0x00000000
612#define HRCWL_CE_TO_PLL_1X2 0x00000002
613#define HRCWL_CE_TO_PLL_1X3 0x00000003
614#define HRCWL_CE_TO_PLL_1X4 0x00000004
615#define HRCWL_CE_TO_PLL_1X5 0x00000005
616#define HRCWL_CE_TO_PLL_1X6 0x00000006
617#define HRCWL_CE_TO_PLL_1X7 0x00000007
618#define HRCWL_CE_TO_PLL_1X8 0x00000008
619#define HRCWL_CE_TO_PLL_1X9 0x00000009
620#define HRCWL_CE_TO_PLL_1X10 0x0000000A
621#define HRCWL_CE_TO_PLL_1X11 0x0000000B
622#define HRCWL_CE_TO_PLL_1X12 0x0000000C
623#define HRCWL_CE_TO_PLL_1X13 0x0000000D
624#define HRCWL_CE_TO_PLL_1X14 0x0000000E
625#define HRCWL_CE_TO_PLL_1X15 0x0000000F
626#define HRCWL_CE_TO_PLL_1X16 0x00000010
627#define HRCWL_CE_TO_PLL_1X17 0x00000011
628#define HRCWL_CE_TO_PLL_1X18 0x00000012
629#define HRCWL_CE_TO_PLL_1X19 0x00000013
630#define HRCWL_CE_TO_PLL_1X20 0x00000014
631#define HRCWL_CE_TO_PLL_1X21 0x00000015
632#define HRCWL_CE_TO_PLL_1X22 0x00000016
633#define HRCWL_CE_TO_PLL_1X23 0x00000017
634#define HRCWL_CE_TO_PLL_1X24 0x00000018
635#define HRCWL_CE_TO_PLL_1X25 0x00000019
636#define HRCWL_CE_TO_PLL_1X26 0x0000001A
637#define HRCWL_CE_TO_PLL_1X27 0x0000001B
638#define HRCWL_CE_TO_PLL_1X28 0x0000001C
639#define HRCWL_CE_TO_PLL_1X29 0x0000001D
640#define HRCWL_CE_TO_PLL_1X30 0x0000001E
641#define HRCWL_CE_TO_PLL_1X31 0x0000001F
03051c3d 642
7c619ddc 643#elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
6f3931a2
DL
644#define HRCWL_SVCOD 0x30000000
645#define HRCWL_SVCOD_SHIFT 28
646#define HRCWL_SVCOD_DIV_2 0x00000000
647#define HRCWL_SVCOD_DIV_4 0x10000000
648#define HRCWL_SVCOD_DIV_8 0x20000000
649#define HRCWL_SVCOD_DIV_1 0x30000000
650
2c7920af 651#elif defined(CONFIG_MPC837x)
03051c3d
DL
652#define HRCWL_SVCOD 0x30000000
653#define HRCWL_SVCOD_SHIFT 28
654#define HRCWL_SVCOD_DIV_4 0x00000000
655#define HRCWL_SVCOD_DIV_8 0x10000000
656#define HRCWL_SVCOD_DIV_2 0x20000000
657#define HRCWL_SVCOD_DIV_1 0x30000000
a88731a6
GF
658#elif defined(CONFIG_MPC8309)
659
660#define HRCWL_CEVCOD 0x000000C0
661#define HRCWL_CEVCOD_SHIFT 6
662/*
663 * According to Errata MPC8309RMAD, Rev. 0.2, 9/2012
664 * these are different than with 8360, 832x
665 */
666#define HRCWL_CE_PLL_VCO_DIV_2 0x00000000
667#define HRCWL_CE_PLL_VCO_DIV_4 0x00000040
668#define HRCWL_CE_PLL_VCO_DIV_8 0x00000080
669
670#define HRCWL_CEPDF 0x00000020
671#define HRCWL_CEPDF_SHIFT 5
672#define HRCWL_CE_PLL_DIV_1X1 0x00000000
673#define HRCWL_CE_PLL_DIV_2X1 0x00000020
674
675#define HRCWL_CEPMF 0x0000001F
676#define HRCWL_CEPMF_SHIFT 0
677#define HRCWL_CE_TO_PLL_1X16_ 0x00000000
678#define HRCWL_CE_TO_PLL_1X2 0x00000002
679#define HRCWL_CE_TO_PLL_1X3 0x00000003
680#define HRCWL_CE_TO_PLL_1X4 0x00000004
681#define HRCWL_CE_TO_PLL_1X5 0x00000005
682#define HRCWL_CE_TO_PLL_1X6 0x00000006
683#define HRCWL_CE_TO_PLL_1X7 0x00000007
684#define HRCWL_CE_TO_PLL_1X8 0x00000008
685#define HRCWL_CE_TO_PLL_1X9 0x00000009
686#define HRCWL_CE_TO_PLL_1X10 0x0000000A
687#define HRCWL_CE_TO_PLL_1X11 0x0000000B
688#define HRCWL_CE_TO_PLL_1X12 0x0000000C
689#define HRCWL_CE_TO_PLL_1X13 0x0000000D
690#define HRCWL_CE_TO_PLL_1X14 0x0000000E
691#define HRCWL_CE_TO_PLL_1X15 0x0000000F
692#define HRCWL_CE_TO_PLL_1X16 0x00000010
693#define HRCWL_CE_TO_PLL_1X17 0x00000011
694#define HRCWL_CE_TO_PLL_1X18 0x00000012
695#define HRCWL_CE_TO_PLL_1X19 0x00000013
696#define HRCWL_CE_TO_PLL_1X20 0x00000014
697#define HRCWL_CE_TO_PLL_1X21 0x00000015
698#define HRCWL_CE_TO_PLL_1X22 0x00000016
699#define HRCWL_CE_TO_PLL_1X23 0x00000017
700#define HRCWL_CE_TO_PLL_1X24 0x00000018
701#define HRCWL_CE_TO_PLL_1X25 0x00000019
702#define HRCWL_CE_TO_PLL_1X26 0x0000001A
703#define HRCWL_CE_TO_PLL_1X27 0x0000001B
704#define HRCWL_CE_TO_PLL_1X28 0x0000001C
705#define HRCWL_CE_TO_PLL_1X29 0x0000001D
706#define HRCWL_CE_TO_PLL_1X30 0x0000001E
707#define HRCWL_CE_TO_PLL_1X31 0x0000001F
708
709#define HRCWL_SVCOD 0x30000000
710#define HRCWL_SVCOD_SHIFT 28
711#define HRCWL_SVCOD_DIV_2 0x00000000
712#define HRCWL_SVCOD_DIV_4 0x10000000
713#define HRCWL_SVCOD_DIV_8 0x20000000
714#define HRCWL_SVCOD_DIV_1 0x30000000
5f820439 715#endif
f046ccd1 716
4e8b750c
HS
717/*
718 * HRCWH - Hardware Reset Configuration Word High
de1d0a69 719 */
e080313c
DL
720#define HRCWH_PCI_HOST 0x80000000
721#define HRCWH_PCI_HOST_SHIFT 31
722#define HRCWH_PCI_AGENT 0x00000000
f046ccd1 723
2c7920af 724#if defined(CONFIG_MPC834x)
e080313c
DL
725#define HRCWH_32_BIT_PCI 0x00000000
726#define HRCWH_64_BIT_PCI 0x40000000
5f820439 727#endif
f046ccd1 728
e080313c
DL
729#define HRCWH_PCI1_ARBITER_DISABLE 0x00000000
730#define HRCWH_PCI1_ARBITER_ENABLE 0x20000000
731
732#define HRCWH_PCI_ARBITER_DISABLE 0x00000000
733#define HRCWH_PCI_ARBITER_ENABLE 0x20000000
f046ccd1 734
2c7920af 735#if defined(CONFIG_MPC834x)
e080313c
DL
736#define HRCWH_PCI2_ARBITER_DISABLE 0x00000000
737#define HRCWH_PCI2_ARBITER_ENABLE 0x10000000
738
739#elif defined(CONFIG_MPC8360)
740#define HRCWH_PCICKDRV_DISABLE 0x00000000
741#define HRCWH_PCICKDRV_ENABLE 0x10000000
5f820439 742#endif
f046ccd1 743
e080313c
DL
744#define HRCWH_CORE_DISABLE 0x08000000
745#define HRCWH_CORE_ENABLE 0x00000000
f046ccd1 746
e080313c
DL
747#define HRCWH_FROM_0X00000100 0x00000000
748#define HRCWH_FROM_0XFFF00100 0x04000000
f046ccd1 749
e080313c
DL
750#define HRCWH_BOOTSEQ_DISABLE 0x00000000
751#define HRCWH_BOOTSEQ_NORMAL 0x01000000
752#define HRCWH_BOOTSEQ_EXTENDED 0x02000000
f046ccd1 753
e080313c
DL
754#define HRCWH_SW_WATCHDOG_DISABLE 0x00000000
755#define HRCWH_SW_WATCHDOG_ENABLE 0x00800000
f046ccd1 756
e080313c
DL
757#define HRCWH_ROM_LOC_DDR_SDRAM 0x00000000
758#define HRCWH_ROM_LOC_PCI1 0x00100000
2c7920af 759#if defined(CONFIG_MPC834x)
e080313c 760#define HRCWH_ROM_LOC_PCI2 0x00200000
5f820439 761#endif
2c7920af 762#if defined(CONFIG_MPC837x)
03051c3d
DL
763#define HRCWH_ROM_LOC_ON_CHIP_ROM 0x00300000
764#endif
e080313c
DL
765#define HRCWH_ROM_LOC_LOCAL_8BIT 0x00500000
766#define HRCWH_ROM_LOC_LOCAL_16BIT 0x00600000
767#define HRCWH_ROM_LOC_LOCAL_32BIT 0x00700000
768
7c619ddc
IY
769#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
770 defined(CONFIG_MPC837x)
1636d1c8 771#define HRCWH_ROM_LOC_NAND_SP_8BIT 0x00100000
d87c57b2 772#define HRCWH_ROM_LOC_NAND_SP_16BIT 0x00200000
1636d1c8 773#define HRCWH_ROM_LOC_NAND_LP_8BIT 0x00500000
d87c57b2
SW
774#define HRCWH_ROM_LOC_NAND_LP_16BIT 0x00600000
775
776#define HRCWH_RL_EXT_LEGACY 0x00000000
777#define HRCWH_RL_EXT_NAND 0x00040000
778
e6d9c891 779#define HRCWH_TSEC1M_MASK 0x0000E000
d87c57b2
SW
780#define HRCWH_TSEC1M_IN_MII 0x00000000
781#define HRCWH_TSEC1M_IN_RMII 0x00002000
782#define HRCWH_TSEC1M_IN_RGMII 0x00006000
783#define HRCWH_TSEC1M_IN_RTBI 0x0000A000
784#define HRCWH_TSEC1M_IN_SGMII 0x0000C000
785
e6d9c891 786#define HRCWH_TSEC2M_MASK 0x00001C00
d87c57b2
SW
787#define HRCWH_TSEC2M_IN_MII 0x00000000
788#define HRCWH_TSEC2M_IN_RMII 0x00000400
789#define HRCWH_TSEC2M_IN_RGMII 0x00000C00
790#define HRCWH_TSEC2M_IN_RTBI 0x00001400
791#define HRCWH_TSEC2M_IN_SGMII 0x00001800
792#endif
793
2c7920af 794#if defined(CONFIG_MPC834x)
e080313c
DL
795#define HRCWH_TSEC1M_IN_RGMII 0x00000000
796#define HRCWH_TSEC1M_IN_RTBI 0x00004000
797#define HRCWH_TSEC1M_IN_GMII 0x00008000
798#define HRCWH_TSEC1M_IN_TBI 0x0000C000
799#define HRCWH_TSEC2M_IN_RGMII 0x00000000
800#define HRCWH_TSEC2M_IN_RTBI 0x00001000
801#define HRCWH_TSEC2M_IN_GMII 0x00002000
802#define HRCWH_TSEC2M_IN_TBI 0x00003000
5f820439
DL
803#endif
804
e080313c
DL
805#if defined(CONFIG_MPC8360)
806#define HRCWH_SECONDARY_DDR_DISABLE 0x00000000
807#define HRCWH_SECONDARY_DDR_ENABLE 0x00000010
5f820439 808#endif
f046ccd1 809
e080313c
DL
810#define HRCWH_BIG_ENDIAN 0x00000000
811#define HRCWH_LITTLE_ENDIAN 0x00000008
f046ccd1 812
e080313c
DL
813#define HRCWH_LALE_NORMAL 0x00000000
814#define HRCWH_LALE_EARLY 0x00000004
f6eda7f8 815
e080313c
DL
816#define HRCWH_LDP_SET 0x00000000
817#define HRCWH_LDP_CLEAR 0x00000002
f6eda7f8 818
4e8b750c
HS
819/*
820 * RSR - Reset Status Register
e080313c 821 */
7c619ddc
IY
822#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
823 defined(CONFIG_MPC837x)
03051c3d
DL
824#define RSR_RSTSRC 0xF0000000 /* Reset source */
825#define RSR_RSTSRC_SHIFT 28
826#else
e080313c
DL
827#define RSR_RSTSRC 0xE0000000 /* Reset source */
828#define RSR_RSTSRC_SHIFT 29
03051c3d 829#endif
e080313c
DL
830#define RSR_BSF 0x00010000 /* Boot seq. fail */
831#define RSR_BSF_SHIFT 16
4e8b750c
HS
832/* software soft reset */
833#define RSR_SWSR 0x00002000
e080313c 834#define RSR_SWSR_SHIFT 13
4e8b750c
HS
835/* software hard reset */
836#define RSR_SWHR 0x00001000
e080313c
DL
837#define RSR_SWHR_SHIFT 12
838#define RSR_JHRS 0x00000200 /* jtag hreset */
839#define RSR_JHRS_SHIFT 9
4e8b750c
HS
840/* jtag sreset status */
841#define RSR_JSRS 0x00000100
e080313c 842#define RSR_JSRS_SHIFT 8
4e8b750c
HS
843/* checkstop reset status */
844#define RSR_CSHR 0x00000010
e080313c 845#define RSR_CSHR_SHIFT 4
4e8b750c
HS
846/* software watchdog reset status */
847#define RSR_SWRS 0x00000008
e080313c 848#define RSR_SWRS_SHIFT 3
4e8b750c
HS
849/* bus monitop reset status */
850#define RSR_BMRS 0x00000004
e080313c
DL
851#define RSR_BMRS_SHIFT 2
852#define RSR_SRS 0x00000002 /* soft reset status */
853#define RSR_SRS_SHIFT 1
854#define RSR_HRS 0x00000001 /* hard reset status */
855#define RSR_HRS_SHIFT 0
4e8b750c
HS
856#define RSR_RES (~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | \
857 RSR_SWHR | RSR_JHRS | \
858 RSR_JSRS | RSR_CSHR | \
859 RSR_SWRS | RSR_BMRS | \
860 RSR_SRS | RSR_HRS))
861/*
862 * RMR - Reset Mode Register
e080313c 863 */
4e8b750c
HS
864/* checkstop reset enable */
865#define RMR_CSRE 0x00000001
e080313c
DL
866#define RMR_CSRE_SHIFT 0
867#define RMR_RES ~(RMR_CSRE)
868
4e8b750c
HS
869/*
870 * RCR - Reset Control Register
e080313c 871 */
4e8b750c
HS
872/* software hard reset */
873#define RCR_SWHR 0x00000002
874/* software soft reset */
875#define RCR_SWSR 0x00000001
e080313c
DL
876#define RCR_RES ~(RCR_SWHR | RCR_SWSR)
877
4e8b750c
HS
878/*
879 * RCER - Reset Control Enable Register
e080313c 880 */
4e8b750c
HS
881/* software hard reset */
882#define RCER_CRE 0x00000001
e080313c
DL
883#define RCER_RES ~(RCER_CRE)
884
4e8b750c
HS
885/*
886 * SPMR - System PLL Mode Register
e080313c
DL
887 */
888#define SPMR_LBIUCM 0x80000000
26e5f794 889#define SPMR_LBIUCM_SHIFT 31
e080313c 890#define SPMR_DDRCM 0x40000000
26e5f794 891#define SPMR_DDRCM_SHIFT 30
e080313c 892#define SPMR_SPMF 0x0F000000
26e5f794 893#define SPMR_SPMF_SHIFT 24
e080313c
DL
894#define SPMR_CKID 0x00800000
895#define SPMR_CKID_SHIFT 23
896#define SPMR_COREPLL 0x007F0000
26e5f794 897#define SPMR_COREPLL_SHIFT 16
e080313c 898#define SPMR_CEVCOD 0x000000C0
26e5f794 899#define SPMR_CEVCOD_SHIFT 6
e080313c 900#define SPMR_CEPDF 0x00000020
26e5f794 901#define SPMR_CEPDF_SHIFT 5
e080313c 902#define SPMR_CEPMF 0x0000001F
26e5f794 903#define SPMR_CEPMF_SHIFT 0
e080313c 904
4e8b750c
HS
905/*
906 * OCCR - Output Clock Control Register
e080313c
DL
907 */
908#define OCCR_PCICOE0 0x80000000
909#define OCCR_PCICOE1 0x40000000
910#define OCCR_PCICOE2 0x20000000
911#define OCCR_PCICOE3 0x10000000
912#define OCCR_PCICOE4 0x08000000
913#define OCCR_PCICOE5 0x04000000
914#define OCCR_PCICOE6 0x02000000
915#define OCCR_PCICOE7 0x01000000
916#define OCCR_PCICD0 0x00800000
917#define OCCR_PCICD1 0x00400000
918#define OCCR_PCICD2 0x00200000
919#define OCCR_PCICD3 0x00100000
920#define OCCR_PCICD4 0x00080000
921#define OCCR_PCICD5 0x00040000
922#define OCCR_PCICD6 0x00020000
923#define OCCR_PCICD7 0x00010000
924#define OCCR_PCI1CR 0x00000002
925#define OCCR_PCI2CR 0x00000001
926#define OCCR_PCICR OCCR_PCI1CR
927
4e8b750c
HS
928/*
929 * SCCR - System Clock Control Register
e080313c
DL
930 */
931#define SCCR_ENCCM 0x03000000
932#define SCCR_ENCCM_SHIFT 24
933#define SCCR_ENCCM_0 0x00000000
934#define SCCR_ENCCM_1 0x01000000
935#define SCCR_ENCCM_2 0x02000000
936#define SCCR_ENCCM_3 0x03000000
937
938#define SCCR_PCICM 0x00010000
939#define SCCR_PCICM_SHIFT 16
940
2c7920af 941#if defined(CONFIG_MPC834x)
03051c3d 942/* SCCR bits - MPC834x specific */
e080313c
DL
943#define SCCR_TSEC1CM 0xc0000000
944#define SCCR_TSEC1CM_SHIFT 30
945#define SCCR_TSEC1CM_0 0x00000000
946#define SCCR_TSEC1CM_1 0x40000000
947#define SCCR_TSEC1CM_2 0x80000000
948#define SCCR_TSEC1CM_3 0xC0000000
949
950#define SCCR_TSEC2CM 0x30000000
951#define SCCR_TSEC2CM_SHIFT 28
952#define SCCR_TSEC2CM_0 0x00000000
953#define SCCR_TSEC2CM_1 0x10000000
954#define SCCR_TSEC2CM_2 0x20000000
955#define SCCR_TSEC2CM_3 0x30000000
d87c57b2 956
03051c3d
DL
957/* The MPH must have the same clock ratio as DR, unless its clock disabled */
958#define SCCR_USBMPHCM 0x00c00000
959#define SCCR_USBMPHCM_SHIFT 22
960#define SCCR_USBDRCM 0x00300000
961#define SCCR_USBDRCM_SHIFT 20
962#define SCCR_USBCM 0x00f00000
963#define SCCR_USBCM_SHIFT 20
964#define SCCR_USBCM_0 0x00000000
965#define SCCR_USBCM_1 0x00500000
966#define SCCR_USBCM_2 0x00A00000
967#define SCCR_USBCM_3 0x00F00000
968
555da617 969#elif defined(CONFIG_MPC8313)
a8cb43a8 970/* TSEC1 bits are for TSEC2 as well */
d87c57b2
SW
971#define SCCR_TSEC1CM 0xc0000000
972#define SCCR_TSEC1CM_SHIFT 30
9e896478 973#define SCCR_TSEC1CM_0 0x00000000
d87c57b2
SW
974#define SCCR_TSEC1CM_1 0x40000000
975#define SCCR_TSEC1CM_2 0x80000000
976#define SCCR_TSEC1CM_3 0xC0000000
977
978#define SCCR_TSEC1ON 0x20000000
df33f6b4 979#define SCCR_TSEC1ON_SHIFT 29
d87c57b2 980#define SCCR_TSEC2ON 0x10000000
df33f6b4 981#define SCCR_TSEC2ON_SHIFT 28
d87c57b2 982
e080313c
DL
983#define SCCR_USBDRCM 0x00300000
984#define SCCR_USBDRCM_SHIFT 20
03051c3d
DL
985#define SCCR_USBDRCM_0 0x00000000
986#define SCCR_USBDRCM_1 0x00100000
987#define SCCR_USBDRCM_2 0x00200000
988#define SCCR_USBDRCM_3 0x00300000
e080313c 989
7c619ddc
IY
990#elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
991/* SCCR bits - MPC8315/MPC8308 specific */
555da617
DL
992#define SCCR_TSEC1CM 0xc0000000
993#define SCCR_TSEC1CM_SHIFT 30
994#define SCCR_TSEC1CM_0 0x00000000
995#define SCCR_TSEC1CM_1 0x40000000
996#define SCCR_TSEC1CM_2 0x80000000
997#define SCCR_TSEC1CM_3 0xC0000000
998
999#define SCCR_TSEC2CM 0x30000000
1000#define SCCR_TSEC2CM_SHIFT 28
1001#define SCCR_TSEC2CM_0 0x00000000
1002#define SCCR_TSEC2CM_1 0x10000000
1003#define SCCR_TSEC2CM_2 0x20000000
1004#define SCCR_TSEC2CM_3 0x30000000
1005
7c619ddc
IY
1006#define SCCR_SDHCCM 0x0c000000
1007#define SCCR_SDHCCM_SHIFT 26
1008#define SCCR_SDHCCM_0 0x00000000
1009#define SCCR_SDHCCM_1 0x04000000
1010#define SCCR_SDHCCM_2 0x08000000
1011#define SCCR_SDHCCM_3 0x0c000000
1012
6f3931a2
DL
1013#define SCCR_USBDRCM 0x00c00000
1014#define SCCR_USBDRCM_SHIFT 22
555da617 1015#define SCCR_USBDRCM_0 0x00000000
6f3931a2
DL
1016#define SCCR_USBDRCM_1 0x00400000
1017#define SCCR_USBDRCM_2 0x00800000
1018#define SCCR_USBDRCM_3 0x00c00000
555da617 1019
6f3931a2
DL
1020#define SCCR_SATA1CM 0x00003000
1021#define SCCR_SATA1CM_SHIFT 12
1022#define SCCR_SATACM 0x00003c00
1023#define SCCR_SATACM_SHIFT 10
555da617 1024#define SCCR_SATACM_0 0x00000000
6f3931a2
DL
1025#define SCCR_SATACM_1 0x00001400
1026#define SCCR_SATACM_2 0x00002800
1027#define SCCR_SATACM_3 0x00003c00
555da617 1028
6f3931a2
DL
1029#define SCCR_TDMCM 0x00000030
1030#define SCCR_TDMCM_SHIFT 4
555da617 1031#define SCCR_TDMCM_0 0x00000000
6f3931a2
DL
1032#define SCCR_TDMCM_1 0x00000010
1033#define SCCR_TDMCM_2 0x00000020
1034#define SCCR_TDMCM_3 0x00000030
555da617 1035
2c7920af 1036#elif defined(CONFIG_MPC837x)
03051c3d
DL
1037/* SCCR bits - MPC837x specific */
1038#define SCCR_TSEC1CM 0xc0000000
1039#define SCCR_TSEC1CM_SHIFT 30
1040#define SCCR_TSEC1CM_0 0x00000000
1041#define SCCR_TSEC1CM_1 0x40000000
1042#define SCCR_TSEC1CM_2 0x80000000
1043#define SCCR_TSEC1CM_3 0xC0000000
1044
1045#define SCCR_TSEC2CM 0x30000000
1046#define SCCR_TSEC2CM_SHIFT 28
1047#define SCCR_TSEC2CM_0 0x00000000
1048#define SCCR_TSEC2CM_1 0x10000000
1049#define SCCR_TSEC2CM_2 0x20000000
1050#define SCCR_TSEC2CM_3 0x30000000
1051
1052#define SCCR_SDHCCM 0x0c000000
1053#define SCCR_SDHCCM_SHIFT 26
1054#define SCCR_SDHCCM_0 0x00000000
1055#define SCCR_SDHCCM_1 0x04000000
1056#define SCCR_SDHCCM_2 0x08000000
1057#define SCCR_SDHCCM_3 0x0c000000
1058
1059#define SCCR_USBDRCM 0x00c00000
1060#define SCCR_USBDRCM_SHIFT 22
1061#define SCCR_USBDRCM_0 0x00000000
1062#define SCCR_USBDRCM_1 0x00400000
1063#define SCCR_USBDRCM_2 0x00800000
1064#define SCCR_USBDRCM_3 0x00c00000
1065
fd6646c0
AV
1066/* All of the four SATA controllers must have the same clock ratio */
1067#define SCCR_SATA1CM 0x000000c0
1068#define SCCR_SATA1CM_SHIFT 6
1069#define SCCR_SATACM 0x000000ff
1070#define SCCR_SATACM_SHIFT 0
1071#define SCCR_SATACM_0 0x00000000
1072#define SCCR_SATACM_1 0x00000055
1073#define SCCR_SATACM_2 0x000000aa
1074#define SCCR_SATACM_3 0x000000ff
a88731a6
GF
1075#elif defined(CONFIG_MPC8309)
1076/* SCCR bits - MPC8309 specific */
1077#define SCCR_SDHCCM 0x0c000000
1078#define SCCR_SDHCCM_SHIFT 26
1079#define SCCR_SDHCCM_0 0x00000000
1080#define SCCR_SDHCCM_1 0x04000000
1081#define SCCR_SDHCCM_2 0x08000000
1082#define SCCR_SDHCCM_3 0x0c000000
1083
1084#define SCCR_USBDRCM 0x00c00000
1085#define SCCR_USBDRCM_SHIFT 22
1086#define SCCR_USBDRCM_0 0x00000000
1087#define SCCR_USBDRCM_1 0x00400000
1088#define SCCR_USBDRCM_2 0x00800000
1089#define SCCR_USBDRCM_3 0x00c00000
fd6646c0
AV
1090#endif
1091
03051c3d
DL
1092#define SCCR_PCIEXP1CM 0x00300000
1093#define SCCR_PCIEXP1CM_SHIFT 20
1094#define SCCR_PCIEXP1CM_0 0x00000000
1095#define SCCR_PCIEXP1CM_1 0x00100000
1096#define SCCR_PCIEXP1CM_2 0x00200000
1097#define SCCR_PCIEXP1CM_3 0x00300000
1098
1099#define SCCR_PCIEXP2CM 0x000c0000
1100#define SCCR_PCIEXP2CM_SHIFT 18
1101#define SCCR_PCIEXP2CM_0 0x00000000
1102#define SCCR_PCIEXP2CM_1 0x00040000
1103#define SCCR_PCIEXP2CM_2 0x00080000
1104#define SCCR_PCIEXP2CM_3 0x000c0000
1105
4e8b750c
HS
1106/*
1107 * CSn_BDNS - Chip Select memory Bounds Register
e080313c
DL
1108 */
1109#define CSBNDS_SA 0x00FF0000
1110#define CSBNDS_SA_SHIFT 8
1111#define CSBNDS_EA 0x000000FF
1112#define CSBNDS_EA_SHIFT 24
1113
4e8b750c
HS
1114/*
1115 * CSn_CONFIG - Chip Select Configuration Register
e080313c
DL
1116 */
1117#define CSCONFIG_EN 0x80000000
1118#define CSCONFIG_AP 0x00800000
8afad91f 1119#if defined(CONFIG_MPC830x) || defined(CONFIG_MPC831x)
2fef4020
JH
1120#define CSCONFIG_ODT_RD_NEVER 0x00000000
1121#define CSCONFIG_ODT_RD_ONLY_CURRENT 0x00100000
1122#define CSCONFIG_ODT_RD_ONLY_OTHER_CS 0x00200000
1123#define CSCONFIG_ODT_RD_ALL 0x00400000
1124#define CSCONFIG_ODT_WR_NEVER 0x00000000
1125#define CSCONFIG_ODT_WR_ONLY_CURRENT 0x00010000
1126#define CSCONFIG_ODT_WR_ONLY_OTHER_CS 0x00020000
1127#define CSCONFIG_ODT_WR_ALL 0x00040000
1128#elif defined(CONFIG_MPC832x)
1129#define CSCONFIG_ODT_RD_CFG 0x00400000
6d2c26ac 1130#define CSCONFIG_ODT_WR_CFG 0x00040000
2fef4020
JH
1131#elif defined(CONFIG_MPC8360) || defined(CONFIG_MPC837x)
1132#define CSCONFIG_ODT_RD_NEVER 0x00000000
1133#define CSCONFIG_ODT_RD_ONLY_CURRENT 0x00100000
1134#define CSCONFIG_ODT_RD_ONLY_OTHER_CS 0x00200000
1135#define CSCONFIG_ODT_RD_ONLY_OTHER_DIMM 0x00300000
1136#define CSCONFIG_ODT_RD_ALL 0x00400000
1137#define CSCONFIG_ODT_WR_NEVER 0x00000000
1138#define CSCONFIG_ODT_WR_ONLY_CURRENT 0x00010000
1139#define CSCONFIG_ODT_WR_ONLY_OTHER_CS 0x00020000
1140#define CSCONFIG_ODT_WR_ONLY_OTHER_DIMM 0x00030000
1141#define CSCONFIG_ODT_WR_ALL 0x00040000
6d2c26ac 1142#endif
d82b4fc0 1143#define CSCONFIG_BANK_BIT_3 0x00004000
e080313c
DL
1144#define CSCONFIG_ROW_BIT 0x00000700
1145#define CSCONFIG_ROW_BIT_12 0x00000000
1146#define CSCONFIG_ROW_BIT_13 0x00000100
1147#define CSCONFIG_ROW_BIT_14 0x00000200
1148#define CSCONFIG_COL_BIT 0x00000007
1149#define CSCONFIG_COL_BIT_8 0x00000000
1150#define CSCONFIG_COL_BIT_9 0x00000001
1151#define CSCONFIG_COL_BIT_10 0x00000002
1152#define CSCONFIG_COL_BIT_11 0x00000003
1153
4e8b750c
HS
1154/*
1155 * TIMING_CFG_0 - DDR SDRAM Timing Configuration 0
d87c57b2
SW
1156 */
1157#define TIMING_CFG0_RWT 0xC0000000
1158#define TIMING_CFG0_RWT_SHIFT 30
1159#define TIMING_CFG0_WRT 0x30000000
1160#define TIMING_CFG0_WRT_SHIFT 28
1161#define TIMING_CFG0_RRT 0x0C000000
1162#define TIMING_CFG0_RRT_SHIFT 26
1163#define TIMING_CFG0_WWT 0x03000000
1164#define TIMING_CFG0_WWT_SHIFT 24
1165#define TIMING_CFG0_ACT_PD_EXIT 0x00700000
1166#define TIMING_CFG0_ACT_PD_EXIT_SHIFT 20
1167#define TIMING_CFG0_PRE_PD_EXIT 0x00070000
1168#define TIMING_CFG0_PRE_PD_EXIT_SHIFT 16
1169#define TIMING_CFG0_ODT_PD_EXIT 0x00000F00
1170#define TIMING_CFG0_ODT_PD_EXIT_SHIFT 8
d892b2db 1171#define TIMING_CFG0_MRS_CYC 0x0000000F
d87c57b2
SW
1172#define TIMING_CFG0_MRS_CYC_SHIFT 0
1173
4e8b750c
HS
1174/*
1175 * TIMING_CFG_1 - DDR SDRAM Timing Configuration 1
e080313c
DL
1176 */
1177#define TIMING_CFG1_PRETOACT 0x70000000
1178#define TIMING_CFG1_PRETOACT_SHIFT 28
1179#define TIMING_CFG1_ACTTOPRE 0x0F000000
1180#define TIMING_CFG1_ACTTOPRE_SHIFT 24
1181#define TIMING_CFG1_ACTTORW 0x00700000
1182#define TIMING_CFG1_ACTTORW_SHIFT 20
1183#define TIMING_CFG1_CASLAT 0x00070000
1184#define TIMING_CFG1_CASLAT_SHIFT 16
1185#define TIMING_CFG1_REFREC 0x0000F000
1186#define TIMING_CFG1_REFREC_SHIFT 12
1187#define TIMING_CFG1_WRREC 0x00000700
1188#define TIMING_CFG1_WRREC_SHIFT 8
1189#define TIMING_CFG1_ACTTOACT 0x00000070
1190#define TIMING_CFG1_ACTTOACT_SHIFT 4
1191#define TIMING_CFG1_WRTORD 0x00000007
1192#define TIMING_CFG1_WRTORD_SHIFT 0
1193#define TIMING_CFG1_CASLAT_20 0x00030000 /* CAS latency = 2.0 */
1194#define TIMING_CFG1_CASLAT_25 0x00040000 /* CAS latency = 2.5 */
facdad5f
HS
1195#define TIMING_CFG1_CASLAT_30 0x00050000 /* CAS latency = 3.0 */
1196#define TIMING_CFG1_CASLAT_35 0x00060000 /* CAS latency = 3.5 */
1197#define TIMING_CFG1_CASLAT_40 0x00070000 /* CAS latency = 4.0 */
2b68b233
HS
1198#define TIMING_CFG1_CASLAT_45 0x00080000 /* CAS latency = 4.5 */
1199#define TIMING_CFG1_CASLAT_50 0x00090000 /* CAS latency = 5.0 */
e080313c 1200
4e8b750c
HS
1201/*
1202 * TIMING_CFG_2 - DDR SDRAM Timing Configuration 2
e080313c 1203 */
8d172c0f
XX
1204#define TIMING_CFG2_CPO 0x0F800000
1205#define TIMING_CFG2_CPO_SHIFT 23
e080313c
DL
1206#define TIMING_CFG2_ACSM 0x00080000
1207#define TIMING_CFG2_WR_DATA_DELAY 0x00001C00
1208#define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
4e8b750c
HS
1209/* default (= CASLAT + 1) */
1210#define TIMING_CFG2_CPO_DEF 0x00000000
e080313c 1211
d87c57b2
SW
1212#define TIMING_CFG2_ADD_LAT 0x70000000
1213#define TIMING_CFG2_ADD_LAT_SHIFT 28
1214#define TIMING_CFG2_WR_LAT_DELAY 0x00380000
1215#define TIMING_CFG2_WR_LAT_DELAY_SHIFT 19
1216#define TIMING_CFG2_RD_TO_PRE 0x0000E000
1217#define TIMING_CFG2_RD_TO_PRE_SHIFT 13
1218#define TIMING_CFG2_CKE_PLS 0x000001C0
1219#define TIMING_CFG2_CKE_PLS_SHIFT 6
1220#define TIMING_CFG2_FOUR_ACT 0x0000003F
1221#define TIMING_CFG2_FOUR_ACT_SHIFT 0
1222
f1ccd106
HS
1223/*
1224 * TIMING_CFG_3 - DDR SDRAM Timing Configuration 3
1225 */
1226#define TIMING_CFG3_EXT_REFREC 0x00070000
1227#define TIMING_CFG3_EXT_REFREC_SHIFT 16
1228
4e8b750c
HS
1229/*
1230 * DDR_SDRAM_CFG - DDR SDRAM Control Configuration
e080313c
DL
1231 */
1232#define SDRAM_CFG_MEM_EN 0x80000000
1233#define SDRAM_CFG_SREN 0x40000000
1234#define SDRAM_CFG_ECC_EN 0x20000000
1235#define SDRAM_CFG_RD_EN 0x10000000
bbea46f7
KP
1236#define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
1237#define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
1238#define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
e080313c
DL
1239#define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
1240#define SDRAM_CFG_DYN_PWR 0x00200000
2fef4020
JH
1241#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x)
1242#define SDRAM_CFG_DBW_MASK 0x00180000
1243#define SDRAM_CFG_DBW_16 0x00100000
1244#define SDRAM_CFG_DBW_32 0x00080000
1245#else
e080313c 1246#define SDRAM_CFG_32_BE 0x00080000
2fef4020
JH
1247#endif
1248#if !defined(CONFIG_MPC8308)
e080313c 1249#define SDRAM_CFG_8_BE 0x00040000
2fef4020 1250#endif
e080313c
DL
1251#define SDRAM_CFG_NCAP 0x00020000
1252#define SDRAM_CFG_2T_EN 0x00008000
a7b8126e 1253#define SDRAM_CFG_HSE 0x00000008
d87c57b2 1254#define SDRAM_CFG_BI 0x00000001
e080313c 1255
4e8b750c
HS
1256/*
1257 * DDR_SDRAM_MODE - DDR SDRAM Mode Register
e080313c
DL
1258 */
1259#define SDRAM_MODE_ESD 0xFFFF0000
1260#define SDRAM_MODE_ESD_SHIFT 16
1261#define SDRAM_MODE_SD 0x0000FFFF
1262#define SDRAM_MODE_SD_SHIFT 0
4e8b750c
HS
1263/* select extended mode reg */
1264#define DDR_MODE_EXT_MODEREG 0x4000
1265/* operating mode, mask */
1266#define DDR_MODE_EXT_OPMODE 0x3FF8
e080313c 1267#define DDR_MODE_EXT_OP_NORMAL 0x0000 /* normal operation */
4e8b750c
HS
1268/* QFC / compatibility, mask */
1269#define DDR_MODE_QFC 0x0004
1270/* compatible to older SDRAMs */
1271#define DDR_MODE_QFC_COMP 0x0000
1272/* weak drivers */
1273#define DDR_MODE_WEAK 0x0002
1274/* disable DLL */
1275#define DDR_MODE_DLL_DIS 0x0001
1276/* CAS latency, mask */
1277#define DDR_MODE_CASLAT 0x0070
e080313c
DL
1278#define DDR_MODE_CASLAT_15 0x0010 /* CAS latency 1.5 */
1279#define DDR_MODE_CASLAT_20 0x0020 /* CAS latency 2 */
1280#define DDR_MODE_CASLAT_25 0x0060 /* CAS latency 2.5 */
1281#define DDR_MODE_CASLAT_30 0x0030 /* CAS latency 3 */
4e8b750c
HS
1282/* sequential burst */
1283#define DDR_MODE_BTYPE_SEQ 0x0000
1284/* interleaved burst */
1285#define DDR_MODE_BTYPE_ILVD 0x0008
e080313c
DL
1286#define DDR_MODE_BLEN_2 0x0001 /* burst length 2 */
1287#define DDR_MODE_BLEN_4 0x0002 /* burst length 4 */
4e8b750c
HS
1288/* exact value for 7.8125us */
1289#define DDR_REFINT_166MHZ_7US 1302
1290/* use 256 cycles as a starting point */
1291#define DDR_BSTOPRE 256
1292/* select mode register */
1293#define DDR_MODE_MODEREG 0x0000
e080313c 1294
4e8b750c
HS
1295/*
1296 * DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register
e080313c
DL
1297 */
1298#define SDRAM_INTERVAL_REFINT 0x3FFF0000
1299#define SDRAM_INTERVAL_REFINT_SHIFT 16
e080313c
DL
1300#define SDRAM_INTERVAL_BSTOPRE_SHIFT 0
1301
4e8b750c
HS
1302/*
1303 * DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register
e080313c
DL
1304 */
1305#define DDR_SDRAM_CLK_CNTL_SS_EN 0x80000000
1306#define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025 0x01000000
1307#define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 0x02000000
1308#define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075 0x03000000
1309#define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1 0x04000000
1310
4e8b750c
HS
1311/*
1312 * ECC_ERR_INJECT - Memory data path error injection mask ECC
e080313c 1313 */
4e8b750c
HS
1314/* ECC Mirror Byte */
1315#define ECC_ERR_INJECT_EMB (0x80000000 >> 22)
1316/* Error Injection Enable */
1317#define ECC_ERR_INJECT_EIEN (0x80000000 >> 23)
1318/* ECC Erroe Injection Enable */
1319#define ECC_ERR_INJECT_EEIM (0xff000000 >> 24)
e080313c
DL
1320#define ECC_ERR_INJECT_EEIM_SHIFT 0
1321
4e8b750c
HS
1322/*
1323 * CAPTURE_ECC - Memory data path read capture ECC
e080313c 1324 */
4e8b750c 1325#define CAPTURE_ECC_ECE (0xff000000 >> 24)
e080313c
DL
1326#define CAPTURE_ECC_ECE_SHIFT 0
1327
4e8b750c
HS
1328/*
1329 * ERR_DETECT - Memory error detect
e080313c 1330 */
4e8b750c
HS
1331/* Multiple Memory Errors */
1332#define ECC_ERROR_DETECT_MME (0x80000000 >> 0)
1333/* Multiple-Bit Error */
1334#define ECC_ERROR_DETECT_MBE (0x80000000 >> 28)
1335/* Single-Bit ECC Error Pickup */
1336#define ECC_ERROR_DETECT_SBE (0x80000000 >> 29)
1337/* Memory Select Error */
1338#define ECC_ERROR_DETECT_MSE (0x80000000 >> 31)
e080313c 1339
4e8b750c
HS
1340/*
1341 * ERR_DISABLE - Memory error disable
e080313c 1342 */
4e8b750c
HS
1343/* Multiple-Bit ECC Error Disable */
1344#define ECC_ERROR_DISABLE_MBED (0x80000000 >> 28)
1345/* Sinle-Bit ECC Error disable */
1346#define ECC_ERROR_DISABLE_SBED (0x80000000 >> 29)
1347/* Memory Select Error Disable */
1348#define ECC_ERROR_DISABLE_MSED (0x80000000 >> 31)
1349#define ECC_ERROR_ENABLE (~(ECC_ERROR_DISABLE_MSED | \
1350 ECC_ERROR_DISABLE_SBED | \
1351 ECC_ERROR_DISABLE_MBED))
1352
1353/*
1354 * ERR_INT_EN - Memory error interrupt enable
e080313c 1355 */
4e8b750c
HS
1356/* Multiple-Bit ECC Error Interrupt Enable */
1357#define ECC_ERR_INT_EN_MBEE (0x80000000 >> 28)
1358/* Single-Bit ECC Error Interrupt Enable */
1359#define ECC_ERR_INT_EN_SBEE (0x80000000 >> 29)
1360/* Memory Select Error Interrupt Enable */
1361#define ECC_ERR_INT_EN_MSEE (0x80000000 >> 31)
1362#define ECC_ERR_INT_DISABLE (~(ECC_ERR_INT_EN_MBEE | \
1363 ECC_ERR_INT_EN_SBEE | \
1364 ECC_ERR_INT_EN_MSEE))
1365
1366/*
1367 * CAPTURE_ATTRIBUTES - Memory error attributes capture
e080313c 1368 */
4e8b750c
HS
1369/* Data Beat Num */
1370#define ECC_CAPT_ATTR_BNUM (0xe0000000 >> 1)
e080313c 1371#define ECC_CAPT_ATTR_BNUM_SHIFT 28
4e8b750c
HS
1372/* Transaction Size */
1373#define ECC_CAPT_ATTR_TSIZ (0xc0000000 >> 6)
e080313c
DL
1374#define ECC_CAPT_ATTR_TSIZ_FOUR_DW 0
1375#define ECC_CAPT_ATTR_TSIZ_ONE_DW 1
1376#define ECC_CAPT_ATTR_TSIZ_TWO_DW 2
1377#define ECC_CAPT_ATTR_TSIZ_THREE_DW 3
1378#define ECC_CAPT_ATTR_TSIZ_SHIFT 24
4e8b750c
HS
1379/* Transaction Source */
1380#define ECC_CAPT_ATTR_TSRC (0xf8000000 >> 11)
e080313c
DL
1381#define ECC_CAPT_ATTR_TSRC_E300_CORE_DT 0x0
1382#define ECC_CAPT_ATTR_TSRC_E300_CORE_IF 0x2
1383#define ECC_CAPT_ATTR_TSRC_TSEC1 0x4
1384#define ECC_CAPT_ATTR_TSRC_TSEC2 0x5
1385#define ECC_CAPT_ATTR_TSRC_USB (0x06|0x07)
1386#define ECC_CAPT_ATTR_TSRC_ENCRYPT 0x8
1387#define ECC_CAPT_ATTR_TSRC_I2C 0x9
1388#define ECC_CAPT_ATTR_TSRC_JTAG 0xA
1389#define ECC_CAPT_ATTR_TSRC_PCI1 0xD
1390#define ECC_CAPT_ATTR_TSRC_PCI2 0xE
1391#define ECC_CAPT_ATTR_TSRC_DMA 0xF
1392#define ECC_CAPT_ATTR_TSRC_SHIFT 16
4e8b750c
HS
1393/* Transaction Type */
1394#define ECC_CAPT_ATTR_TTYP (0xe0000000 >> 18)
e080313c
DL
1395#define ECC_CAPT_ATTR_TTYP_WRITE 0x1
1396#define ECC_CAPT_ATTR_TTYP_READ 0x2
1397#define ECC_CAPT_ATTR_TTYP_R_M_W 0x3
1398#define ECC_CAPT_ATTR_TTYP_SHIFT 12
4e8b750c 1399#define ECC_CAPT_ATTR_VLD (0x80000000 >> 31) /* Valid */
e080313c 1400
4e8b750c
HS
1401/*
1402 * ERR_SBE - Single bit ECC memory error management
e080313c 1403 */
4e8b750c
HS
1404/* Single-Bit Error Threshold 0..255 */
1405#define ECC_ERROR_MAN_SBET (0xff000000 >> 8)
e080313c 1406#define ECC_ERROR_MAN_SBET_SHIFT 16
4e8b750c
HS
1407/* Single Bit Error Counter 0..255 */
1408#define ECC_ERROR_MAN_SBEC (0xff000000 >> 24)
e080313c
DL
1409#define ECC_ERROR_MAN_SBEC_SHIFT 0
1410
4e8b750c
HS
1411/*
1412 * CONFIG_ADDRESS - PCI Config Address Register
e080313c
DL
1413 */
1414#define PCI_CONFIG_ADDRESS_EN 0x80000000
1415#define PCI_CONFIG_ADDRESS_BN_SHIFT 16
1416#define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000
1417#define PCI_CONFIG_ADDRESS_DN_SHIFT 11
1418#define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800
1419#define PCI_CONFIG_ADDRESS_FN_SHIFT 8
1420#define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700
1421#define PCI_CONFIG_ADDRESS_RN_SHIFT 0
1422#define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc
1423
4e8b750c
HS
1424/*
1425 * POTAR - PCI Outbound Translation Address Register
e080313c
DL
1426 */
1427#define POTAR_TA_MASK 0x000fffff
1428
4e8b750c
HS
1429/*
1430 * POBAR - PCI Outbound Base Address Register
e080313c
DL
1431 */
1432#define POBAR_BA_MASK 0x000fffff
1433
4e8b750c
HS
1434/*
1435 * POCMR - PCI Outbound Comparision Mask Register
e080313c
DL
1436 */
1437#define POCMR_EN 0x80000000
4e8b750c
HS
1438/* 0-memory space 1-I/O space */
1439#define POCMR_IO 0x40000000
e080313c
DL
1440#define POCMR_SE 0x20000000 /* streaming enable */
1441#define POCMR_DST 0x10000000 /* 0-PCI1 1-PCI2 */
1442#define POCMR_CM_MASK 0x000fffff
1443#define POCMR_CM_4G 0x00000000
1444#define POCMR_CM_2G 0x00080000
1445#define POCMR_CM_1G 0x000C0000
1446#define POCMR_CM_512M 0x000E0000
1447#define POCMR_CM_256M 0x000F0000
1448#define POCMR_CM_128M 0x000F8000
1449#define POCMR_CM_64M 0x000FC000
1450#define POCMR_CM_32M 0x000FE000
1451#define POCMR_CM_16M 0x000FF000
1452#define POCMR_CM_8M 0x000FF800
1453#define POCMR_CM_4M 0x000FFC00
1454#define POCMR_CM_2M 0x000FFE00
1455#define POCMR_CM_1M 0x000FFF00
1456#define POCMR_CM_512K 0x000FFF80
1457#define POCMR_CM_256K 0x000FFFC0
1458#define POCMR_CM_128K 0x000FFFE0
1459#define POCMR_CM_64K 0x000FFFF0
1460#define POCMR_CM_32K 0x000FFFF8
1461#define POCMR_CM_16K 0x000FFFFC
1462#define POCMR_CM_8K 0x000FFFFE
1463#define POCMR_CM_4K 0x000FFFFF
1464
4e8b750c
HS
1465/*
1466 * PITAR - PCI Inbound Translation Address Register
e080313c
DL
1467 */
1468#define PITAR_TA_MASK 0x000fffff
1469
4e8b750c
HS
1470/*
1471 * PIBAR - PCI Inbound Base/Extended Address Register
e080313c
DL
1472 */
1473#define PIBAR_MASK 0xffffffff
1474#define PIEBAR_EBA_MASK 0x000fffff
1475
4e8b750c
HS
1476/*
1477 * PIWAR - PCI Inbound Windows Attributes Register
e080313c
DL
1478 */
1479#define PIWAR_EN 0x80000000
1480#define PIWAR_PF 0x20000000
1481#define PIWAR_RTT_MASK 0x000f0000
1482#define PIWAR_RTT_NO_SNOOP 0x00040000
1483#define PIWAR_RTT_SNOOP 0x00050000
1484#define PIWAR_WTT_MASK 0x0000f000
1485#define PIWAR_WTT_NO_SNOOP 0x00004000
1486#define PIWAR_WTT_SNOOP 0x00005000
1487#define PIWAR_IWS_MASK 0x0000003F
1488#define PIWAR_IWS_4K 0x0000000B
1489#define PIWAR_IWS_8K 0x0000000C
1490#define PIWAR_IWS_16K 0x0000000D
1491#define PIWAR_IWS_32K 0x0000000E
1492#define PIWAR_IWS_64K 0x0000000F
1493#define PIWAR_IWS_128K 0x00000010
1494#define PIWAR_IWS_256K 0x00000011
1495#define PIWAR_IWS_512K 0x00000012
1496#define PIWAR_IWS_1M 0x00000013
1497#define PIWAR_IWS_2M 0x00000014
1498#define PIWAR_IWS_4M 0x00000015
1499#define PIWAR_IWS_8M 0x00000016
1500#define PIWAR_IWS_16M 0x00000017
1501#define PIWAR_IWS_32M 0x00000018
1502#define PIWAR_IWS_64M 0x00000019
1503#define PIWAR_IWS_128M 0x0000001A
1504#define PIWAR_IWS_256M 0x0000001B
1505#define PIWAR_IWS_512M 0x0000001C
1506#define PIWAR_IWS_1G 0x0000001D
1507#define PIWAR_IWS_2G 0x0000001E
f6eda7f8 1508
4e8b750c
HS
1509/*
1510 * PMCCR1 - PCI Configuration Register 1
d87c57b2
SW
1511 */
1512#define PMCCR1_POWER_OFF 0x00000020
1513
4e8b750c
HS
1514/*
1515 * DDRCDR - DDR Control Driver Register
d87c57b2 1516 */
9e896478 1517#define DDRCDR_DHC_EN 0x80000000
d87c57b2
SW
1518#define DDRCDR_EN 0x40000000
1519#define DDRCDR_PZ 0x3C000000
1520#define DDRCDR_PZ_MAXZ 0x00000000
1521#define DDRCDR_PZ_HIZ 0x20000000
1522#define DDRCDR_PZ_NOMZ 0x30000000
1523#define DDRCDR_PZ_LOZ 0x38000000
1524#define DDRCDR_PZ_MINZ 0x3C000000
1525#define DDRCDR_NZ 0x3C000000
1526#define DDRCDR_NZ_MAXZ 0x00000000
1527#define DDRCDR_NZ_HIZ 0x02000000
1528#define DDRCDR_NZ_NOMZ 0x03000000
1529#define DDRCDR_NZ_LOZ 0x03800000
1530#define DDRCDR_NZ_MINZ 0x03C00000
1531#define DDRCDR_ODT 0x00080000
1532#define DDRCDR_DDR_CFG 0x00040000
1533#define DDRCDR_M_ODR 0x00000002
1534#define DDRCDR_Q_DRN 0x00000001
1535
4e8b750c
HS
1536/*
1537 * PCIE Bridge Register
1538 */
fd6646c0
AV
1539#define PEX_CSB_CTRL_OBPIOE 0x00000001
1540#define PEX_CSB_CTRL_IBPIOE 0x00000002
1541#define PEX_CSB_CTRL_WDMAE 0x00000004
1542#define PEX_CSB_CTRL_RDMAE 0x00000008
1543
1544#define PEX_CSB_OBCTRL_PIOE 0x00000001
1545#define PEX_CSB_OBCTRL_MEMWE 0x00000002
1546#define PEX_CSB_OBCTRL_IOWE 0x00000004
1547#define PEX_CSB_OBCTRL_CFGWE 0x00000008
1548
1549#define PEX_CSB_IBCTRL_PIOE 0x00000001
1550
1551#define PEX_OWAR_EN 0x00000001
1552#define PEX_OWAR_TYPE_CFG 0x00000000
1553#define PEX_OWAR_TYPE_IO 0x00000002
1554#define PEX_OWAR_TYPE_MEM 0x00000004
1555#define PEX_OWAR_RLXO 0x00000008
1556#define PEX_OWAR_NANP 0x00000010
1557#define PEX_OWAR_SIZE 0xFFFFF000
1558
1559#define PEX_IWAR_EN 0x00000001
1560#define PEX_IWAR_TYPE_INT 0x00000000
1561#define PEX_IWAR_TYPE_PF 0x00000004
1562#define PEX_IWAR_TYPE_NO_PF 0x00000006
1563#define PEX_IWAR_NSOV 0x00000008
1564#define PEX_IWAR_NSNP 0x00000010
1565#define PEX_IWAR_SIZE 0xFFFFF000
1566#define PEX_IWAR_SIZE_1M 0x000FF000
1567#define PEX_IWAR_SIZE_2M 0x001FF000
1568#define PEX_IWAR_SIZE_4M 0x003FF000
1569#define PEX_IWAR_SIZE_8M 0x007FF000
1570#define PEX_IWAR_SIZE_16M 0x00FFF000
1571#define PEX_IWAR_SIZE_32M 0x01FFF000
1572#define PEX_IWAR_SIZE_64M 0x03FFF000
1573#define PEX_IWAR_SIZE_128M 0x07FFF000
1574#define PEX_IWAR_SIZE_256M 0x0FFFF000
1575
1576#define PEX_GCLK_RATIO 0x440
1577
49ea3b6e
SW
1578#ifndef __ASSEMBLY__
1579struct pci_region;
6aa3d3bf 1580void mpc83xx_pci_init(int num_buses, struct pci_region **reg);
75f35209 1581void mpc83xx_pcislave_unlock(int bus);
6aa3d3bf 1582void mpc83xx_pcie_init(int num_buses, struct pci_region **reg);
49ea3b6e
SW
1583#endif
1584
f046ccd1 1585#endif /* __MPC83XX_H__ */