]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/netdev.h
axs10x: add support of generic EHCI USB 2.0 controller
[people/ms/u-boot.git] / include / netdev.h
CommitLineData
89973f8a
BW
1/*
2 * (C) Copyright 2008
3 * Benjamin Warren, biggerbadderben@gmail.com
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
89973f8a
BW
6 */
7
8/*
9 * netdev.h - definitions an prototypes for network devices
10 */
11
12#ifndef _NETDEV_H_
13#define _NETDEV_H_
14
15/*
16 * Board and CPU-specific initialization functions
17 * board_eth_init() has highest priority. cpu_eth_init() only
18 * gets called if board_eth_init() isn't instantiated or fails.
19 * Return values:
20 * 0: success
21 * -1: failure
22 */
23
24int board_eth_init(bd_t *bis);
25int cpu_eth_init(bd_t *bis);
26
27/* Driver initialization prototypes */
c041e9d2 28int at91emac_register(bd_t *bis, unsigned long iobase);
bd6ce9d1
WD
29int au1x00_enet_initialize(bd_t*);
30int ax88180_initialize(bd_t *bis);
799e125c 31int bcm_sf2_eth_register(bd_t *bis, u8 dev_num);
89973f8a 32int bfin_EMAC_initialize(bd_t *bis);
efdd7319 33int calxedaxgmac_initialize(u32 id, ulong base_addr);
b1c0eaac 34int cs8900_initialize(u8 dev_num, int base_addr);
8453587e 35int davinci_emac_initialize(void);
bd6ce9d1 36int dc21x4x_initialize(bd_t *bis);
92a190aa 37int designware_initialize(ulong base_addr, u32 interface);
bd6ce9d1 38int dm9000_initialize(bd_t *bis);
62cbc408 39int dnet_eth_initialize(int id, void *regs, unsigned int phy_addr);
ad3381cf 40int e1000_initialize(bd_t *bis);
10efa024 41int eepro100_initialize(bd_t *bis);
a61a8196
RM
42int enc28j60_initialize(unsigned int bus, unsigned int cs,
43 unsigned int max_hz, unsigned int mode);
594d57d0 44int ep93xx_eth_initialize(u8 dev_num, int base_addr);
164846ee 45int eth_3com_initialize (bd_t * bis);
bd6ce9d1 46int ethoc_initialize(u8 dev_num, int base_addr);
3456a148 47int fec_initialize (bd_t *bis);
bd6ce9d1 48int fecmxc_initialize(bd_t *bis);
9e27e9dc 49int fecmxc_initialize_multi(bd_t *bis, int dev_id, int phy_id, uint32_t addr);
b3dbf4a5 50int ftgmac100_initialize(bd_t *bits);
750326e5 51int ftmac100_initialize(bd_t *bits);
c4775476 52int ftmac110_initialize(bd_t *bits);
89973f8a 53int greth_initialize(bd_t *bis);
6aca145e 54void gt6426x_eth_initialize(bd_t *bis);
45a1693a 55int ks8851_mll_initialize(u8 dev_num, int base_addr);
b7ad4109 56int lan91c96_initialize(u8 dev_num, int base_addr);
ac2916a2 57int lpc32xx_eth_initialize(bd_t *bis);
89973f8a
BW
58int macb_eth_initialize(int id, void *regs, unsigned int phy_addr);
59int mcdmafec_initialize(bd_t *bis);
60int mcffec_initialize(bd_t *bis);
a0aad08f 61int mpc512x_fec_initialize(bd_t *bis);
e1d7480b 62int mpc5xxx_fec_initialize(bd_t *bis);
ba705b5b 63int mpc82xx_scc_enet_initialize(bd_t *bis);
d44265ad 64int mvgbe_initialize(bd_t *bis);
19fc2eae 65int mvneta_initialize(bd_t *bis, int base_addr, int devnum, int phy_addr);
b902b8dd 66int natsemi_initialize(bd_t *bis);
d0201692 67int ne2k_register(void);
cc94074e 68int npe_initialize(bd_t *bis);
19403633 69int ns8382x_initialize(bd_t *bis);
e3090534 70int pcnet_initialize(bd_t *bis);
25a85906 71int ppc_4xx_eth_initialize (bd_t *bis);
0b252f50 72int rtl8139_initialize(bd_t *bis);
02d69891 73int rtl8169_initialize(bd_t *bis);
9eb79bd8 74int scc_initialize(bd_t *bis);
bd6ce9d1 75int sh_eth_initialize(bd_t *bis);
89973f8a 76int skge_initialize(bd_t *bis);
7194ab80 77int smc91111_initialize(u8 dev_num, int base_addr);
bd6ce9d1 78int smc911x_initialize(u8 dev_num, int base_addr);
ccdd12f8 79int tsi108_eth_initialize(bd_t *bis);
2b5243fc 80int uec_standard_init(bd_t *bis);
89973f8a 81int uli526x_initialize(bd_t *bis);
79788bb1 82int armada100_fec_register(unsigned long base_addr);
4f1ec4c1
MS
83int xilinx_axiemac_initialize(bd_t *bis, unsigned long base_addr,
84 unsigned long dma_addr);
0c9c99a2 85int xilinx_emaclite_of_init(const void *blob);
c1044a1e
MS
86int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr,
87 int txpp, int rxpp);
df482650
SL
88int xilinx_ll_temac_eth_init(bd_t *bis, unsigned long base_addr, int flags,
89 unsigned long ctrl_addr);
df482650
SL
90/*
91 * As long as the Xilinx xps_ll_temac ethernet driver has not its own interface
92 * exported by a public hader file, we need a global definition at this point.
93 */
94#if defined(CONFIG_XILINX_LL_TEMAC)
95#define XILINX_LL_TEMAC_M_FIFO 0 /* use FIFO Ctrl */
96#define XILINX_LL_TEMAC_M_SDMA_PLB (1 << 0)/* use SDMA Ctrl via PLB */
97#define XILINX_LL_TEMAC_M_SDMA_DCR (1 << 1)/* use SDMA Ctrl via DCR */
98#endif
89973f8a
BW
99
100/* Boards with PCI network controllers can call this from their board_eth_init()
101 * function to initialize whatever's on board.
102 * Return value is total # of devices found */
103
104static inline int pci_eth_init(bd_t *bis)
105{
106 int num = 0;
e3090534 107
10efa024
BW
108#ifdef CONFIG_PCI
109
110#ifdef CONFIG_EEPRO100
111 num += eepro100_initialize(bis);
112#endif
8ca0b3f9
BW
113#ifdef CONFIG_TULIP
114 num += dc21x4x_initialize(bis);
115#endif
ad3381cf
BW
116#ifdef CONFIG_E1000
117 num += e1000_initialize(bis);
118#endif
e3090534
BW
119#ifdef CONFIG_PCNET
120 num += pcnet_initialize(bis);
121#endif
b902b8dd
BW
122#ifdef CONFIG_NATSEMI
123 num += natsemi_initialize(bis);
124#endif
19403633
BW
125#ifdef CONFIG_NS8382X
126 num += ns8382x_initialize(bis);
127#endif
0b252f50
BW
128#if defined(CONFIG_RTL8139)
129 num += rtl8139_initialize(bis);
130#endif
02d69891
BW
131#if defined(CONFIG_RTL8169)
132 num += rtl8169_initialize(bis);
133#endif
b11f664f 134#if defined(CONFIG_ULI526X)
89973f8a
BW
135 num += uli526x_initialize(bis);
136#endif
10efa024
BW
137
138#endif /* CONFIG_PCI */
89973f8a
BW
139 return num;
140}
141
6f51deb7
PW
142/*
143 * Boards with mv88e61xx switch can use this by defining
144 * CONFIG_MV88E61XX_SWITCH in respective board configheader file
145 * the stuct and enums here are used to specify switch configuration params
146 */
147#if defined(CONFIG_MV88E61XX_SWITCH)
0a16ea59
AA
148
149/* constants for any 88E61xx switch */
150#define MV88E61XX_MAX_PORTS_NUM 6
6f51deb7
PW
151
152enum mv88e61xx_cfg_mdip {
153 MV88E61XX_MDIP_NOCHANGE,
154 MV88E61XX_MDIP_REVERSE
155};
156
157enum mv88e61xx_cfg_ledinit {
158 MV88E61XX_LED_INIT_DIS,
159 MV88E61XX_LED_INIT_EN
160};
161
162enum mv88e61xx_cfg_rgmiid {
163 MV88E61XX_RGMII_DELAY_DIS,
164 MV88E61XX_RGMII_DELAY_EN
165};
166
167enum mv88e61xx_cfg_prtstt {
168 MV88E61XX_PORTSTT_DISABLED,
169 MV88E61XX_PORTSTT_BLOCKING,
170 MV88E61XX_PORTSTT_LEARNING,
171 MV88E61XX_PORTSTT_FORWARDING
172};
173
174struct mv88e61xx_config {
175 char *name;
0a16ea59 176 u8 vlancfg[MV88E61XX_MAX_PORTS_NUM];
6f51deb7
PW
177 enum mv88e61xx_cfg_rgmiid rgmii_delay;
178 enum mv88e61xx_cfg_prtstt portstate;
179 enum mv88e61xx_cfg_ledinit led_init;
180 enum mv88e61xx_cfg_mdip mdip;
181 u32 ports_enabled;
182 u8 cpuport;
183};
184
0a16ea59
AA
185/*
186 * Common mappings for Internal VLANs
187 * These mappings consider that all ports are useable; the driver
188 * will mask inexistent/unused ports.
189 */
190
191/* Switch mode : routes any port to any port */
192#define MV88E61XX_VLANCFG_SWITCH { 0x3F, 0x3F, 0x3F, 0x3F, 0x3F, 0x3F }
193
194/* Router mode: routes only CPU port 5 to/from non-CPU ports 0-4 */
195#define MV88E61XX_VLANCFG_ROUTER { 0x20, 0x20, 0x20, 0x20, 0x20, 0x1F }
196
6f51deb7
PW
197int mv88e61xx_switch_initialize(struct mv88e61xx_config *swconfig);
198#endif /* CONFIG_MV88E61XX_SWITCH */
199
fe428b90
TK
200struct mii_dev *fec_get_miibus(uint32_t base_addr, int dev_id);
201#ifdef CONFIG_PHYLIB
202struct phy_device;
203int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
204 struct mii_dev *bus, struct phy_device *phydev);
205#else
2e5f4421
MV
206/*
207 * Allow FEC to fine-tune MII configuration on boards which require this.
208 */
209int fecmxc_register_mii_postcall(struct eth_device *dev, int (*cb)(int));
fe428b90 210#endif
2e5f4421 211
89973f8a 212#endif /* _NETDEV_H_ */