]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/CPCI4052.h
Convert CONFIG_CMD_BSP to Kconfig
[people/ms/u-boot.git] / include / configs / CPCI4052.h
1 /*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 /*
9 * board/config.h - configuration options, board specific
10 */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20 #define CONFIG_405GP 1 /* This is a PPC405 CPU */
21 #define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
22 #define CONFIG_CPCI405_VER2 1 /* ...version 2 */
23 #undef CONFIG_CPCI405_6U /* enable this for 6U boards */
24
25 #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
26
27 #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
28
29 #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
30
31 #undef CONFIG_BOOTARGS
32 #undef CONFIG_BOOTCOMMAND
33
34 #define CONFIG_PREBOOT /* enable preboot variable */
35
36 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
37 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
38
39 #define CONFIG_PPC4xx_EMAC
40 #define CONFIG_MII 1 /* MII PHY management */
41 #define CONFIG_PHY_ADDR 0 /* PHY address */
42 #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
43 #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
44
45 #undef CONFIG_HAS_ETH1
46
47 #define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
48
49 /*
50 * BOOTP options
51 */
52 #define CONFIG_BOOTP_SUBNETMASK
53 #define CONFIG_BOOTP_GATEWAY
54 #define CONFIG_BOOTP_HOSTNAME
55 #define CONFIG_BOOTP_BOOTPATH
56 #define CONFIG_BOOTP_DNS
57 #define CONFIG_BOOTP_DNS2
58 #define CONFIG_BOOTP_SEND_HOSTNAME
59
60 /*
61 * Command line configuration.
62 */
63 #define CONFIG_CMD_PCI
64 #define CONFIG_CMD_IRQ
65 #define CONFIG_CMD_IDE
66 #define CONFIG_CMD_DATE
67 #define CONFIG_CMD_EEPROM
68
69 #define CONFIG_SUPPORT_VFAT
70
71 #undef CONFIG_WATCHDOG /* watchdog disabled */
72
73 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
74
75 /*
76 * Miscellaneous configurable options
77 */
78 #undef CONFIG_SYS_LONGHELP /* undef to save memory */
79
80 #if defined(CONFIG_CMD_KGDB)
81 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
82 #else
83 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
84 #endif
85 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
86 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
87 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
88
89 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
90
91 #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
92
93 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
94 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
95
96 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
97 #define CONFIG_SYS_NS16550_SERIAL
98 #define CONFIG_SYS_NS16550_REG_SIZE 1
99 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
100
101 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
102 #define CONFIG_SYS_BASE_BAUD 691200
103
104 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
105 #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
106
107 #define CONFIG_CMDLINE_EDITING /* add command line history */
108
109 #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
110
111 /*-----------------------------------------------------------------------
112 * PCI stuff
113 *-----------------------------------------------------------------------
114 */
115 #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
116 #define PCI_HOST_FORCE 1 /* configure as pci host */
117 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
118
119 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
120 #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
121 /* resource configuration */
122
123 #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
124
125 #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
126
127 #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
128
129 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
130 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
131 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
132 #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
133 #define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
134 #define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
135 #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
136 #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
137 #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
138 #define CONFIG_SYS_PCI_PTM2PCI (bd->bi_memsize) /* host use this pci address */
139
140 #define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
141
142 /*-----------------------------------------------------------------------
143 * IDE/ATA stuff
144 *-----------------------------------------------------------------------
145 */
146 #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
147 #undef CONFIG_IDE_LED /* no led for ide supported */
148 #define CONFIG_IDE_RESET 1 /* reset for ide supported */
149
150 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
151 #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
152
153 #define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
154 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
155
156 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
157 #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
158 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
159
160 /*-----------------------------------------------------------------------
161 * Start addresses for the final memory configuration
162 * (Set up by the startup code)
163 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
164 */
165 #define CONFIG_SYS_SDRAM_BASE 0x00000000
166 #define CONFIG_SYS_FLASH_BASE 0xFFFC0000
167 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
168 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
169 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
170
171 #define CONFIG_PRAM 0 /* use pram variable to overwrite */
172
173 /*
174 * For booting Linux, the board info and command line data
175 * have to be in the first 8 MB of memory, since this is
176 * the maximum mapped by the Linux kernel during initialization.
177 */
178 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
179
180 /*-----------------------------------------------------------------------
181 * FLASH organization
182 */
183 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
184 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
185
186 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
187 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
188
189 #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
190 #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
191 #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
192 /*
193 * The following defines are added for buggy IOP480 byte interface.
194 * All other boards should use the standard values (CPCI405 etc.)
195 */
196 #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
197 #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
198 #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
199
200 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
201
202 #if 0 /* Use NVRAM for environment variables */
203 /*-----------------------------------------------------------------------
204 * NVRAM organization
205 */
206 #define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
207 #define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
208 #define CONFIG_ENV_ADDR \
209 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-(CONFIG_ENV_SIZE+8)) /* Env */
210
211 #else /* Use EEPROM for environment variables */
212
213 #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
214 #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
215 #define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
216 /* total size of a CAT24WC16 is 2048 bytes */
217 #endif
218
219 #define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
220 #define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
221 #define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
222
223 /*-----------------------------------------------------------------------
224 * I2C EEPROM (CAT24WC16) for environment
225 */
226 #define CONFIG_SYS_I2C
227 #define CONFIG_SYS_I2C_PPC4XX
228 #define CONFIG_SYS_I2C_PPC4XX_CH0
229 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
230 #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
231
232 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
233 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
234 /* mask of address bits that overflow into the "EEPROM chip address" */
235 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
236 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
237 /* 16 byte page write mode using*/
238 /* last 4 bits of the address */
239 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
240
241 /*
242 * Init Memory Controller:
243 *
244 * BR0/1 and OR0/1 (FLASH)
245 */
246
247 #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
248 #define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
249
250 /*-----------------------------------------------------------------------
251 * External Bus Controller (EBC) Setup
252 */
253
254 /* Memory Bank 0 (Flash Bank 0) initialization */
255 #define CONFIG_SYS_EBC_PB0AP 0x92015480
256 #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
257
258 /* Memory Bank 1 (Flash Bank 1) initialization */
259 #define CONFIG_SYS_EBC_PB1AP 0x92015480
260 #define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
261
262 /* Memory Bank 2 (CAN0, 1) initialization */
263 #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
264 #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
265 #define CONFIG_SYS_LED_ADDR 0xF0000380
266
267 /* Memory Bank 3 (CompactFlash IDE) initialization */
268 #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
269 #define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
270
271 /* Memory Bank 4 (NVRAM/RTC) initialization */
272 /*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
273 #define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
274 #define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
275
276 /* Memory Bank 5 (optional Quart) initialization */
277 #define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
278 #define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
279
280 /* Memory Bank 6 (FPGA internal) initialization */
281 #define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
282 #define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
283 #define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
284
285 /*-----------------------------------------------------------------------
286 * FPGA stuff
287 */
288 /* FPGA internal regs */
289 #define CONFIG_SYS_FPGA_MODE 0x00
290 #define CONFIG_SYS_FPGA_STATUS 0x02
291 #define CONFIG_SYS_FPGA_TS 0x04
292 #define CONFIG_SYS_FPGA_TS_LOW 0x06
293 #define CONFIG_SYS_FPGA_TS_CAP0 0x10
294 #define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
295 #define CONFIG_SYS_FPGA_TS_CAP1 0x14
296 #define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
297 #define CONFIG_SYS_FPGA_TS_CAP2 0x18
298 #define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
299 #define CONFIG_SYS_FPGA_TS_CAP3 0x1c
300 #define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
301
302 /* FPGA Mode Reg */
303 #define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
304 #define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
305 #define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
306 #define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
307 #define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
308 #define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
309
310 /* FPGA Status Reg */
311 #define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
312 #define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
313 #define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
314 #define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
315 #define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
316
317 #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
318 #define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
319
320 /* FPGA program pin configuration */
321 #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
322 #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
323 #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
324 #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
325 #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
326
327 /*-----------------------------------------------------------------------
328 * Definitions for initial stack pointer and data area (in data cache)
329 */
330 #define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
331
332 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
333 #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
334 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
335 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
336
337 #endif /* __CONFIG_H */