]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/MPC8548CDS.h
ns16550: move CONFIG_SYS_NS16550 to Kconfig
[people/ms/u-boot.git] / include / configs / MPC8548CDS.h
1 /*
2 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15
16 #define CONFIG_DISPLAY_BOARDINFO
17
18 #ifdef CONFIG_36BIT
19 #define CONFIG_PHYS_64BIT
20 #endif
21
22 /* High Level Configuration Options */
23 #define CONFIG_BOOKE 1 /* BOOKE */
24 #define CONFIG_E500 1 /* BOOKE e500 family */
25 #define CONFIG_MPC8548 1 /* MPC8548 specific */
26 #define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
27
28 #ifndef CONFIG_SYS_TEXT_BASE
29 #define CONFIG_SYS_TEXT_BASE 0xfff80000
30 #endif
31
32 #define CONFIG_SYS_SRIO
33 #define CONFIG_SRIO1 /* SRIO port 1 */
34
35 #define CONFIG_PCI /* enable any pci type devices */
36 #define CONFIG_PCI1 /* PCI controller 1 */
37 #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
38 #undef CONFIG_PCI2
39 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
40 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
41 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
42 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
43
44 #define CONFIG_TSEC_ENET /* tsec ethernet support */
45 #define CONFIG_ENV_OVERWRITE
46 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
47 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
48
49 #define CONFIG_FSL_VIA
50
51 #ifndef __ASSEMBLY__
52 extern unsigned long get_clock_freq(void);
53 #endif
54 #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
55
56 /*
57 * These can be toggled for performance analysis, otherwise use default.
58 */
59 #define CONFIG_L2_CACHE /* toggle L2 cache */
60 #define CONFIG_BTB /* toggle branch predition */
61
62 /*
63 * Only possible on E500 Version 2 or newer cores.
64 */
65 #define CONFIG_ENABLE_36BIT_PHYS 1
66
67 #ifdef CONFIG_PHYS_64BIT
68 #define CONFIG_ADDR_MAP
69 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
70 #endif
71
72 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
73 #define CONFIG_SYS_MEMTEST_END 0x00400000
74
75 #define CONFIG_SYS_CCSRBAR 0xe0000000
76 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
77
78 /* DDR Setup */
79 #define CONFIG_SYS_FSL_DDR2
80 #undef CONFIG_FSL_DDR_INTERACTIVE
81 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
82 #define CONFIG_DDR_SPD
83
84 #define CONFIG_DDR_ECC
85 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
86 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
87
88 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
89 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
90
91 #define CONFIG_NUM_DDR_CONTROLLERS 1
92 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
93 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
94
95 /* I2C addresses of SPD EEPROMs */
96 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
97
98 /* Make sure required options are set */
99 #ifndef CONFIG_SPD_EEPROM
100 #error ("CONFIG_SPD_EEPROM is required")
101 #endif
102
103 #undef CONFIG_CLOCKS_IN_MHZ
104 /*
105 * Physical Address Map
106 *
107 * 32bit:
108 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
109 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
110 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
111 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
112 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
113 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
114 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
115 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
116 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
117 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
118 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
119 *
120 * 36bit:
121 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
122 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
123 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
124 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
125 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
126 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
127 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
128 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
129 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
130 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
131 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
132 *
133 */
134
135
136 /*
137 * Local Bus Definitions
138 */
139
140 /*
141 * FLASH on the Local Bus
142 * Two banks, 8M each, using the CFI driver.
143 * Boot from BR0/OR0 bank at 0xff00_0000
144 * Alternate BR1/OR1 bank at 0xff80_0000
145 *
146 * BR0, BR1:
147 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
148 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
149 * Port Size = 16 bits = BRx[19:20] = 10
150 * Use GPCM = BRx[24:26] = 000
151 * Valid = BRx[31] = 1
152 *
153 * 0 4 8 12 16 20 24 28
154 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
155 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
156 *
157 * OR0, OR1:
158 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
159 * Reserved ORx[17:18] = 11, confusion here?
160 * CSNT = ORx[20] = 1
161 * ACS = half cycle delay = ORx[21:22] = 11
162 * SCY = 6 = ORx[24:27] = 0110
163 * TRLX = use relaxed timing = ORx[29] = 1
164 * EAD = use external address latch delay = OR[31] = 1
165 *
166 * 0 4 8 12 16 20 24 28
167 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
168 */
169
170 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
171 #ifdef CONFIG_PHYS_64BIT
172 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
173 #else
174 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
175 #endif
176
177 #define CONFIG_SYS_BR0_PRELIM \
178 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
179 #define CONFIG_SYS_BR1_PRELIM \
180 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
181
182 #define CONFIG_SYS_OR0_PRELIM 0xff806e65
183 #define CONFIG_SYS_OR1_PRELIM 0xff806e65
184
185 #define CONFIG_SYS_FLASH_BANKS_LIST \
186 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
187 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
188 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
189 #undef CONFIG_SYS_FLASH_CHECKSUM
190 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
191 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
192
193 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
194
195 #define CONFIG_FLASH_CFI_DRIVER
196 #define CONFIG_SYS_FLASH_CFI
197 #define CONFIG_SYS_FLASH_EMPTY_INFO
198
199 #define CONFIG_HWCONFIG /* enable hwconfig */
200
201 /*
202 * SDRAM on the Local Bus
203 */
204 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
205 #ifdef CONFIG_PHYS_64BIT
206 #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
207 #else
208 #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
209 #endif
210 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
211
212 /*
213 * Base Register 2 and Option Register 2 configure SDRAM.
214 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
215 *
216 * For BR2, need:
217 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
218 * port-size = 32-bits = BR2[19:20] = 11
219 * no parity checking = BR2[21:22] = 00
220 * SDRAM for MSEL = BR2[24:26] = 011
221 * Valid = BR[31] = 1
222 *
223 * 0 4 8 12 16 20 24 28
224 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
225 *
226 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
227 * FIXME: the top 17 bits of BR2.
228 */
229
230 #define CONFIG_SYS_BR2_PRELIM \
231 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
232 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
233
234 /*
235 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
236 *
237 * For OR2, need:
238 * 64MB mask for AM, OR2[0:7] = 1111 1100
239 * XAM, OR2[17:18] = 11
240 * 9 columns OR2[19-21] = 010
241 * 13 rows OR2[23-25] = 100
242 * EAD set for extra time OR[31] = 1
243 *
244 * 0 4 8 12 16 20 24 28
245 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
246 */
247
248 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
249
250 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
251 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
252 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
253 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
254
255 /*
256 * Common settings for all Local Bus SDRAM commands.
257 * At run time, either BSMA1516 (for CPU 1.1)
258 * or BSMA1617 (for CPU 1.0) (old)
259 * is OR'ed in too.
260 */
261 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
262 | LSDMR_PRETOACT7 \
263 | LSDMR_ACTTORW7 \
264 | LSDMR_BL8 \
265 | LSDMR_WRC4 \
266 | LSDMR_CL3 \
267 | LSDMR_RFEN \
268 )
269
270 /*
271 * The CADMUS registers are connected to CS3 on CDS.
272 * The new memory map places CADMUS at 0xf8000000.
273 *
274 * For BR3, need:
275 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
276 * port-size = 8-bits = BR[19:20] = 01
277 * no parity checking = BR[21:22] = 00
278 * GPMC for MSEL = BR[24:26] = 000
279 * Valid = BR[31] = 1
280 *
281 * 0 4 8 12 16 20 24 28
282 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
283 *
284 * For OR3, need:
285 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
286 * disable buffer ctrl OR[19] = 0
287 * CSNT OR[20] = 1
288 * ACS OR[21:22] = 11
289 * XACS OR[23] = 1
290 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
291 * SETA OR[28] = 0
292 * TRLX OR[29] = 1
293 * EHTR OR[30] = 1
294 * EAD extra time OR[31] = 1
295 *
296 * 0 4 8 12 16 20 24 28
297 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
298 */
299
300 #define CONFIG_FSL_CADMUS
301
302 #define CADMUS_BASE_ADDR 0xf8000000
303 #ifdef CONFIG_PHYS_64BIT
304 #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
305 #else
306 #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
307 #endif
308 #define CONFIG_SYS_BR3_PRELIM \
309 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
310 #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
311
312 #define CONFIG_SYS_INIT_RAM_LOCK 1
313 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
314 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
315
316 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
317 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
318
319 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
320 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
321
322 /* Serial Port */
323 #define CONFIG_CONS_INDEX 2
324 #define CONFIG_SYS_NS16550_SERIAL
325 #define CONFIG_SYS_NS16550_REG_SIZE 1
326 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
327
328 #define CONFIG_SYS_BAUDRATE_TABLE \
329 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
330
331 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
332 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
333
334 /* Use the HUSH parser */
335 #define CONFIG_SYS_HUSH_PARSER
336
337 /* pass open firmware flat tree */
338 #define CONFIG_OF_LIBFDT 1
339 #define CONFIG_OF_BOARD_SETUP 1
340 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
341
342 /*
343 * I2C
344 */
345 #define CONFIG_SYS_I2C
346 #define CONFIG_SYS_I2C_FSL
347 #define CONFIG_SYS_FSL_I2C_SPEED 400000
348 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
349 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
350 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
351
352 /* EEPROM */
353 #define CONFIG_ID_EEPROM
354 #define CONFIG_SYS_I2C_EEPROM_CCID
355 #define CONFIG_SYS_ID_EEPROM
356 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
357 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
358
359 /*
360 * General PCI
361 * Memory space is mapped 1-1, but I/O space must start from 0.
362 */
363 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
364 #ifdef CONFIG_PHYS_64BIT
365 #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
366 #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
367 #else
368 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
369 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
370 #endif
371 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
372 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
373 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
374 #ifdef CONFIG_PHYS_64BIT
375 #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
376 #else
377 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
378 #endif
379 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
380
381 #ifdef CONFIG_PCIE1
382 #define CONFIG_SYS_PCIE1_NAME "Slot"
383 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
384 #ifdef CONFIG_PHYS_64BIT
385 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
386 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
387 #else
388 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
389 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
390 #endif
391 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
392 #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
393 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
394 #ifdef CONFIG_PHYS_64BIT
395 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
396 #else
397 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
398 #endif
399 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
400 #endif
401
402 /*
403 * RapidIO MMU
404 */
405 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
406 #ifdef CONFIG_PHYS_64BIT
407 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
408 #else
409 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
410 #endif
411 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
412
413 #ifdef CONFIG_LEGACY
414 #define BRIDGE_ID 17
415 #define VIA_ID 2
416 #else
417 #define BRIDGE_ID 28
418 #define VIA_ID 4
419 #endif
420
421 #if defined(CONFIG_PCI)
422
423 #define CONFIG_PCI_PNP /* do pci plug-and-play */
424
425 #undef CONFIG_EEPRO100
426 #undef CONFIG_TULIP
427
428 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
429
430 #endif /* CONFIG_PCI */
431
432
433 #if defined(CONFIG_TSEC_ENET)
434
435 #define CONFIG_MII 1 /* MII PHY management */
436 #define CONFIG_TSEC1 1
437 #define CONFIG_TSEC1_NAME "eTSEC0"
438 #define CONFIG_TSEC2 1
439 #define CONFIG_TSEC2_NAME "eTSEC1"
440 #define CONFIG_TSEC3 1
441 #define CONFIG_TSEC3_NAME "eTSEC2"
442 #define CONFIG_TSEC4
443 #define CONFIG_TSEC4_NAME "eTSEC3"
444 #undef CONFIG_MPC85XX_FEC
445
446 #define CONFIG_PHY_MARVELL
447
448 #define TSEC1_PHY_ADDR 0
449 #define TSEC2_PHY_ADDR 1
450 #define TSEC3_PHY_ADDR 2
451 #define TSEC4_PHY_ADDR 3
452
453 #define TSEC1_PHYIDX 0
454 #define TSEC2_PHYIDX 0
455 #define TSEC3_PHYIDX 0
456 #define TSEC4_PHYIDX 0
457 #define TSEC1_FLAGS TSEC_GIGABIT
458 #define TSEC2_FLAGS TSEC_GIGABIT
459 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
460 #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
461
462 /* Options are: eTSEC[0-3] */
463 #define CONFIG_ETHPRIME "eTSEC0"
464 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
465 #endif /* CONFIG_TSEC_ENET */
466
467 /*
468 * Environment
469 */
470 #define CONFIG_ENV_IS_IN_FLASH 1
471 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
472 #define CONFIG_ENV_ADDR 0xfff80000
473 #else
474 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
475 #endif
476 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
477 #define CONFIG_ENV_SIZE 0x2000
478
479 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
480 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
481
482 /*
483 * BOOTP options
484 */
485 #define CONFIG_BOOTP_BOOTFILESIZE
486 #define CONFIG_BOOTP_BOOTPATH
487 #define CONFIG_BOOTP_GATEWAY
488 #define CONFIG_BOOTP_HOSTNAME
489
490
491 /*
492 * Command line configuration.
493 */
494 #define CONFIG_CMD_PING
495 #define CONFIG_CMD_I2C
496 #define CONFIG_CMD_MII
497 #define CONFIG_CMD_IRQ
498 #define CONFIG_CMD_REGINFO
499
500 #if defined(CONFIG_PCI)
501 #define CONFIG_CMD_PCI
502 #endif
503
504
505 #undef CONFIG_WATCHDOG /* watchdog disabled */
506
507 /*
508 * Miscellaneous configurable options
509 */
510 #define CONFIG_SYS_LONGHELP /* undef to save memory */
511 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
512 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
513 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
514 #if defined(CONFIG_CMD_KGDB)
515 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
516 #else
517 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
518 #endif
519 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
520 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
521 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
522
523 /*
524 * For booting Linux, the board info and command line data
525 * have to be in the first 64 MB of memory, since this is
526 * the maximum mapped by the Linux kernel during initialization.
527 */
528 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
529 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
530
531 #if defined(CONFIG_CMD_KGDB)
532 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
533 #endif
534
535 /*
536 * Environment Configuration
537 */
538 #if defined(CONFIG_TSEC_ENET)
539 #define CONFIG_HAS_ETH0
540 #define CONFIG_HAS_ETH1
541 #define CONFIG_HAS_ETH2
542 #define CONFIG_HAS_ETH3
543 #endif
544
545 #define CONFIG_IPADDR 192.168.1.253
546
547 #define CONFIG_HOSTNAME unknown
548 #define CONFIG_ROOTPATH "/nfsroot"
549 #define CONFIG_BOOTFILE "8548cds/uImage.uboot"
550 #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
551
552 #define CONFIG_SERVERIP 192.168.1.1
553 #define CONFIG_GATEWAYIP 192.168.1.1
554 #define CONFIG_NETMASK 255.255.255.0
555
556 #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
557
558 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
559 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
560
561 #define CONFIG_BAUDRATE 115200
562
563 #define CONFIG_EXTRA_ENV_SETTINGS \
564 "hwconfig=fsl_ddr:ecc=off\0" \
565 "netdev=eth0\0" \
566 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
567 "tftpflash=tftpboot $loadaddr $uboot; " \
568 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
569 " +$filesize; " \
570 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
571 " +$filesize; " \
572 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
573 " $filesize; " \
574 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
575 " +$filesize; " \
576 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
577 " $filesize\0" \
578 "consoledev=ttyS1\0" \
579 "ramdiskaddr=2000000\0" \
580 "ramdiskfile=ramdisk.uboot\0" \
581 "fdtaddr=c00000\0" \
582 "fdtfile=mpc8548cds.dtb\0"
583
584 #define CONFIG_NFSBOOTCOMMAND \
585 "setenv bootargs root=/dev/nfs rw " \
586 "nfsroot=$serverip:$rootpath " \
587 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
588 "console=$consoledev,$baudrate $othbootargs;" \
589 "tftp $loadaddr $bootfile;" \
590 "tftp $fdtaddr $fdtfile;" \
591 "bootm $loadaddr - $fdtaddr"
592
593
594 #define CONFIG_RAMBOOTCOMMAND \
595 "setenv bootargs root=/dev/ram rw " \
596 "console=$consoledev,$baudrate $othbootargs;" \
597 "tftp $ramdiskaddr $ramdiskfile;" \
598 "tftp $loadaddr $bootfile;" \
599 "tftp $fdtaddr $fdtfile;" \
600 "bootm $loadaddr $ramdiskaddr $fdtaddr"
601
602 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
603
604 #endif /* __CONFIG_H */