]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/TQM860M.h
Convert CONFIG_CMD_JFFS2 to Kconfig
[people/ms/u-boot.git] / include / configs / TQM860M.h
1 /*
2 * (C) Copyright 2000-2014
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 /*
9 * board/config.h - configuration options, board specific
10 */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20 #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
21 #define CONFIG_TQM860M 1 /* ...on a TQM8xxM module */
22
23 #define CONFIG_SYS_TEXT_BASE 0x40000000
24
25 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
26 #define CONFIG_SYS_SMC_RXBUFLEN 128
27 #define CONFIG_SYS_MAXIDLE 10
28
29 #define CONFIG_BOOTCOUNT_LIMIT
30
31
32 #define CONFIG_BOARD_TYPES 1 /* support board types */
33
34 #define CONFIG_PREBOOT "echo;" \
35 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
36 "echo"
37
38 #undef CONFIG_BOOTARGS
39
40 #define CONFIG_EXTRA_ENV_SETTINGS \
41 "netdev=eth0\0" \
42 "nfsargs=setenv bootargs root=/dev/nfs rw " \
43 "nfsroot=${serverip}:${rootpath}\0" \
44 "ramargs=setenv bootargs root=/dev/ram rw\0" \
45 "addip=setenv bootargs ${bootargs} " \
46 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
47 ":${hostname}:${netdev}:off panic=1\0" \
48 "flash_nfs=run nfsargs addip;" \
49 "bootm ${kernel_addr}\0" \
50 "flash_self=run ramargs addip;" \
51 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
52 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
53 "rootpath=/opt/eldk/ppc_8xx\0" \
54 "hostname=TQM860M\0" \
55 "bootfile=TQM860M/uImage\0" \
56 "fdt_addr=400C0000\0" \
57 "kernel_addr=40100000\0" \
58 "ramdisk_addr=40280000\0" \
59 "u-boot=TQM860M/u-image.bin\0" \
60 "load=tftp 200000 ${u-boot}\0" \
61 "update=prot off 40000000 +${filesize};" \
62 "era 40000000 +${filesize};" \
63 "cp.b 200000 40000000 ${filesize};" \
64 "sete filesize;save\0" \
65 ""
66 #define CONFIG_BOOTCOMMAND "run flash_self"
67
68 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
69 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
70
71 #undef CONFIG_WATCHDOG /* watchdog disabled */
72
73 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
74
75 /*
76 * BOOTP options
77 */
78 #define CONFIG_BOOTP_SUBNETMASK
79 #define CONFIG_BOOTP_GATEWAY
80 #define CONFIG_BOOTP_HOSTNAME
81 #define CONFIG_BOOTP_BOOTPATH
82 #define CONFIG_BOOTP_BOOTFILESIZE
83
84 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
85
86 /*
87 * Command line configuration.
88 */
89
90 #define CONFIG_NETCONSOLE
91
92 /*
93 * Miscellaneous configurable options
94 */
95 #define CONFIG_SYS_LONGHELP /* undef to save memory */
96
97 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
98
99 #if defined(CONFIG_CMD_KGDB)
100 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
101 #else
102 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
103 #endif
104 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
105 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
106 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
107
108 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
109 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
110
111 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
112
113 /*
114 * Low Level Configuration Settings
115 * (address mappings, register initial values, etc.)
116 * You should know what you are doing if you make changes here.
117 */
118 /*-----------------------------------------------------------------------
119 * Internal Memory Mapped Register
120 */
121 #define CONFIG_SYS_IMMR 0xFFF00000
122
123 /*-----------------------------------------------------------------------
124 * Definitions for initial stack pointer and data area (in DPRAM)
125 */
126 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
127 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
128 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
129 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
130
131 /*-----------------------------------------------------------------------
132 * Start addresses for the final memory configuration
133 * (Set up by the startup code)
134 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
135 */
136 #define CONFIG_SYS_SDRAM_BASE 0x00000000
137 #define CONFIG_SYS_FLASH_BASE 0x40000000
138 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
139 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
140 #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
141
142 /*
143 * For booting Linux, the board info and command line data
144 * have to be in the first 8 MB of memory, since this is
145 * the maximum mapped by the Linux kernel during initialization.
146 */
147 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
148
149 /*-----------------------------------------------------------------------
150 * FLASH organization
151 */
152 /* use CFI flash driver */
153 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
154 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
155 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
156 #define CONFIG_SYS_FLASH_EMPTY_INFO
157 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
158 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
159 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
160
161 #define CONFIG_ENV_IS_IN_FLASH 1
162 #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
163 #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
164 #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
165
166 /* Address and size of Redundant Environment Sector */
167 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
168 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
169
170 #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
171
172 #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
173
174 /*-----------------------------------------------------------------------
175 * Dynamic MTD partition support
176 */
177 #define CONFIG_CMD_MTDPARTS
178 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
179 #define CONFIG_FLASH_CFI_MTD
180 #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
181
182 #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
183 "128k(dtb)," \
184 "1920k(kernel)," \
185 "5632(rootfs)," \
186 "4m(data)"
187
188 /*-----------------------------------------------------------------------
189 * Hardware Information Block
190 */
191 #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
192 #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
193 #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
194
195 /*-----------------------------------------------------------------------
196 * Cache Configuration
197 */
198 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
199 #if defined(CONFIG_CMD_KGDB)
200 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
201 #endif
202
203 /*-----------------------------------------------------------------------
204 * SYPCR - System Protection Control 11-9
205 * SYPCR can only be written once after reset!
206 *-----------------------------------------------------------------------
207 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
208 */
209 #if defined(CONFIG_WATCHDOG)
210 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
211 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
212 #else
213 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
214 #endif
215
216 /*-----------------------------------------------------------------------
217 * SIUMCR - SIU Module Configuration 11-6
218 *-----------------------------------------------------------------------
219 * PCMCIA config., multi-function pin tri-state
220 */
221 #ifndef CONFIG_CAN_DRIVER
222 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
223 #else /* we must activate GPL5 in the SIUMCR for CAN */
224 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
225 #endif /* CONFIG_CAN_DRIVER */
226
227 /*-----------------------------------------------------------------------
228 * TBSCR - Time Base Status and Control 11-26
229 *-----------------------------------------------------------------------
230 * Clear Reference Interrupt Status, Timebase freezing enabled
231 */
232 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
233
234 /*-----------------------------------------------------------------------
235 * RTCSC - Real-Time Clock Status and Control Register 11-27
236 *-----------------------------------------------------------------------
237 */
238 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
239
240 /*-----------------------------------------------------------------------
241 * PISCR - Periodic Interrupt Status and Control 11-31
242 *-----------------------------------------------------------------------
243 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
244 */
245 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
246
247 /*-----------------------------------------------------------------------
248 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
249 *-----------------------------------------------------------------------
250 * Reset PLL lock status sticky bit, timer expired status bit and timer
251 * interrupt status bit
252 */
253 #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
254
255 /*-----------------------------------------------------------------------
256 * SCCR - System Clock and reset Control Register 15-27
257 *-----------------------------------------------------------------------
258 * Set clock output, timebase and RTC source and divider,
259 * power management and some other internal clocks
260 */
261 #define SCCR_MASK SCCR_EBDF11
262 #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
263 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
264 SCCR_DFALCD00)
265
266 /*-----------------------------------------------------------------------
267 * PCMCIA stuff
268 *-----------------------------------------------------------------------
269 *
270 */
271 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
272 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
273 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
274 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
275 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
276 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
277 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
278 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
279
280 /*-----------------------------------------------------------------------
281 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
282 *-----------------------------------------------------------------------
283 */
284
285 #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
286 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
287
288 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
289 #undef CONFIG_IDE_LED /* LED for ide not supported */
290 #undef CONFIG_IDE_RESET /* reset for ide not supported */
291
292 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
293 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
294
295 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
296
297 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
298
299 /* Offset for data I/O */
300 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
301
302 /* Offset for normal register accesses */
303 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
304
305 /* Offset for alternate registers */
306 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
307
308 /*-----------------------------------------------------------------------
309 *
310 *-----------------------------------------------------------------------
311 *
312 */
313 #define CONFIG_SYS_DER 0
314
315 /*
316 * Init Memory Controller:
317 *
318 * BR0/1 and OR0/1 (FLASH)
319 */
320
321 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
322 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
323
324 /* used to re-map FLASH both when starting from SRAM or FLASH:
325 * restrict access enough to keep SRAM working (if any)
326 * but not too much to meddle with FLASH accesses
327 */
328 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
329 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
330
331 /*
332 * FLASH timing:
333 */
334 #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
335 OR_SCY_3_CLK | OR_EHTR | OR_BI)
336
337 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
338 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
339 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
340
341 #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
342 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
343 #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
344
345 /*
346 * BR2/3 and OR2/3 (SDRAM)
347 *
348 */
349 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
350 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
351 #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB per bank */
352
353 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
354 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
355
356 #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
357 #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
358
359 #ifndef CONFIG_CAN_DRIVER
360 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
361 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
362 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
363 #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
364 #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
365 #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
366 #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
367 BR_PS_8 | BR_MS_UPMB | BR_V )
368 #endif /* CONFIG_CAN_DRIVER */
369
370 /*
371 * Memory Periodic Timer Prescaler
372 *
373 * The Divider for PTA (refresh timer) configuration is based on an
374 * example SDRAM configuration (64 MBit, one bank). The adjustment to
375 * the number of chip selects (NCS) and the actually needed refresh
376 * rate is done by setting MPTPR.
377 *
378 * PTA is calculated from
379 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
380 *
381 * gclk CPU clock (not bus clock!)
382 * Trefresh Refresh cycle * 4 (four word bursts used)
383 *
384 * 4096 Rows from SDRAM example configuration
385 * 1000 factor s -> ms
386 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
387 * 4 Number of refresh cycles per period
388 * 64 Refresh cycle in ms per number of rows
389 * --------------------------------------------
390 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
391 *
392 * 50 MHz => 50.000.000 / Divider = 98
393 * 66 Mhz => 66.000.000 / Divider = 129
394 * 80 Mhz => 80.000.000 / Divider = 156
395 */
396
397 #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
398 #define CONFIG_SYS_MAMR_PTA 98
399
400 /*
401 * For 16 MBit, refresh rates could be 31.3 us
402 * (= 64 ms / 2K = 125 / quad bursts).
403 * For a simpler initialization, 15.6 us is used instead.
404 *
405 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
406 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
407 */
408 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
409 #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
410
411 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
412 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
413 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
414
415 /*
416 * MAMR settings for SDRAM
417 */
418
419 /* 8 column SDRAM */
420 #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
421 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
422 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
423 /* 9 column SDRAM */
424 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
425 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
426 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
427 /* 10 column SDRAM */
428 #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
429 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
430 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
431
432 #define CONFIG_SCC1_ENET
433 #define CONFIG_FEC_ENET
434 #define CONFIG_ETHPRIME "SCC"
435
436 #define CONFIG_HWCONFIG 1
437
438 #endif /* __CONFIG_H */