]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/cyrus.h
Kconfig: Move CONFIG_FIT and related options to Kconfig
[people/ms/u-boot.git] / include / configs / cyrus.h
1 /*
2 * Based on corenet_ds.h
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_DISPLAY_BOARDINFO
11
12 #define CONFIG_CYRUS
13
14 #define CONFIG_PHYS_64BIT
15
16 #if !defined(CONFIG_PPC_P5020) && !defined(CONFIG_PPC_P5040)
17 #error Must call Cyrus CONFIG with a specific CPU enabled.
18 #endif
19
20
21 #define CONFIG_MMC
22 #define CONFIG_SDCARD
23 #define CONFIG_FSL_SATA_V2
24 #define CONFIG_PCIE3
25 #define CONFIG_PCIE4
26 #ifdef CONFIG_PPC_P5020
27 #define CONFIG_SYS_FSL_RAID_ENGINE
28 #define CONFIG_SYS_DPAA_RMAN
29 #endif
30 #define CONFIG_SYS_DPAA_PME
31
32 /*
33 * Corenet DS style board configuration file
34 */
35 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
36 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
37 #define CONFIG_SYS_FSL_PBL_PBI board/varisys/cyrus/pbi.cfg
38 #if defined(CONFIG_PPC_P5020)
39 #define CONFIG_SYS_CLK_FREQ 133000000
40 #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5020_v2.cfg
41 #elif defined(CONFIG_PPC_P5040)
42 #define CONFIG_SYS_CLK_FREQ 100000000
43 #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5040.cfg
44 #endif
45
46
47 /* High Level Configuration Options */
48 #define CONFIG_BOOKE
49 #define CONFIG_E500 /* BOOKE e500 family */
50 #define CONFIG_E500MC /* BOOKE e500mc family */
51 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
52 #define CONFIG_MP /* support multiple processors */
53
54
55 #define CONFIG_SYS_MMC_MAX_DEVICE 1
56
57 #ifndef CONFIG_SYS_TEXT_BASE
58 #define CONFIG_SYS_TEXT_BASE 0xeff40000
59 #endif
60
61 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
62 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
63 #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
64 #define CONFIG_PCI /* Enable PCI/PCIE */
65 #define CONFIG_PCIE1 /* PCIE controler 1 */
66 #define CONFIG_PCIE2 /* PCIE controler 2 */
67 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
68 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
69
70 #define CONFIG_FSL_LAW /* Use common FSL init code */
71
72 #define CONFIG_ENV_OVERWRITE
73
74 #define CONFIG_SYS_NO_FLASH
75
76 #if defined(CONFIG_SDCARD)
77 #define CONFIG_SYS_EXTRA_ENV_RELOC
78 #define CONFIG_ENV_IS_IN_MMC
79 #define CONFIG_FSL_FIXED_MMC_LOCATION
80 #define CONFIG_SYS_MMC_ENV_DEV 0
81 #define CONFIG_ENV_SIZE 0x2000
82 #define CONFIG_ENV_OFFSET (512 * 1658)
83 #endif
84
85 /*
86 * These can be toggled for performance analysis, otherwise use default.
87 */
88 #define CONFIG_SYS_CACHE_STASHING
89 #define CONFIG_BACKSIDE_L2_CACHE
90 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
91 #define CONFIG_BTB /* toggle branch predition */
92 #define CONFIG_DDR_ECC
93 #ifdef CONFIG_DDR_ECC
94 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
95 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
96 #endif
97
98 #define CONFIG_ENABLE_36BIT_PHYS
99
100 #ifdef CONFIG_PHYS_64BIT
101 #define CONFIG_ADDR_MAP
102 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
103 #endif
104
105 /* test POST memory test */
106 #undef CONFIG_POST
107 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
108 #define CONFIG_SYS_MEMTEST_END 0x00400000
109 #define CONFIG_SYS_ALT_MEMTEST
110 #define CONFIG_PANIC_HANG /* do not reset board on panic */
111
112 /*
113 * Config the L3 Cache as L3 SRAM
114 */
115 #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
116 #ifdef CONFIG_PHYS_64BIT
117 #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
118 #else
119 #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
120 #endif
121 #define CONFIG_SYS_L3_SIZE (1024 << 10)
122 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
123
124 #ifdef CONFIG_PHYS_64BIT
125 #define CONFIG_SYS_DCSRBAR 0xf0000000
126 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
127 #endif
128
129 /*
130 * DDR Setup
131 */
132 #define CONFIG_VERY_BIG_RAM
133 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
134 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
135
136 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
137 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
138
139 #define CONFIG_DDR_SPD
140 #define CONFIG_SYS_FSL_DDR3
141
142 #define CONFIG_SYS_SPD_BUS_NUM 1
143 #define SPD_EEPROM_ADDRESS1 0x51
144 #define SPD_EEPROM_ADDRESS2 0x52
145 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
146
147 /*
148 * Local Bus Definitions
149 */
150
151 #define CONFIG_SYS_LBC0_BASE 0xe0000000 /* Start of LBC Registers */
152 #ifdef CONFIG_PHYS_64BIT
153 #define CONFIG_SYS_LBC0_BASE_PHYS 0xfe0000000ull
154 #else
155 #define CONFIG_SYS_LBC0_BASE_PHYS CONFIG_SYS_LBC0_BASE
156 #endif
157
158 #define CONFIG_SYS_LBC1_BASE 0xe1000000 /* Start of LBC Registers */
159 #ifdef CONFIG_PHYS_64BIT
160 #define CONFIG_SYS_LBC1_BASE_PHYS 0xfe1000000ull
161 #else
162 #define CONFIG_SYS_LBC1_BASE_PHYS CONFIG_SYS_LBC1_BASE
163 #endif
164
165 /* Set the local bus clock 1/16 of platform clock */
166 #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_16 | LCRR_EADC_1)
167
168 #define CONFIG_SYS_BR0_PRELIM \
169 (BR_PHYS_ADDR(CONFIG_SYS_LBC0_BASE_PHYS) | BR_PS_16 | BR_V)
170 #define CONFIG_SYS_BR1_PRELIM \
171 (BR_PHYS_ADDR(CONFIG_SYS_LBC1_BASE_PHYS) | BR_PS_16 | BR_V)
172
173 #define CONFIG_SYS_OR0_PRELIM 0xfff00010
174 #define CONFIG_SYS_OR1_PRELIM 0xfff00010
175
176
177 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
178
179 #if defined(CONFIG_RAMBOOT_PBL)
180 #define CONFIG_SYS_RAMBOOT
181 #endif
182
183 #define CONFIG_BOARD_EARLY_INIT_F
184 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
185 #define CONFIG_MISC_INIT_R
186
187 #define CONFIG_HWCONFIG
188
189 /* define to use L1 as initial stack */
190 #define CONFIG_L1_INIT_RAM
191 #define CONFIG_SYS_INIT_RAM_LOCK
192 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
193 #ifdef CONFIG_PHYS_64BIT
194 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
195 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
196 /* The assembler doesn't like typecast */
197 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
198 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
199 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
200 #else
201 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
202 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
203 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
204 #endif
205 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
206
207 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
208 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
209
210 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
211 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
212
213 /* Serial Port - controlled on board with jumper J8
214 * open - index 2
215 * shorted - index 1
216 */
217 #define CONFIG_CONS_INDEX 1
218 #define CONFIG_SYS_NS16550_SERIAL
219 #define CONFIG_SYS_NS16550_REG_SIZE 1
220 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
221
222 #define CONFIG_SYS_BAUDRATE_TABLE \
223 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
224
225 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
226 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
227 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
228 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
229
230 /* Use the HUSH parser */
231 #define CONFIG_SYS_HUSH_PARSER
232 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
233
234 /* I2C */
235 #define CONFIG_SYS_I2C
236 #define CONFIG_SYS_I2C_FSL
237 #define CONFIG_I2C_MULTI_BUS
238 #define CONFIG_I2C_CMD_TREE
239 #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed and slave address */
240 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
241 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
242 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed and slave address */
243 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
244 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
245 #define CONFIG_SYS_FSL_I2C3_SPEED 400000 /* I2C speed and slave address */
246 #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
247 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
248 #define CONFIG_SYS_FSL_I2C4_SPEED 400000 /* I2C speed and slave address */
249 #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
250 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
251
252 #define CONFIG_ID_EEPROM
253 #define CONFIG_SYS_I2C_EEPROM_NXID
254 #define CONFIG_SYS_EEPROM_BUS_NUM 0
255 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
256 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
257
258 #define CONFIG_SYS_I2C_GENERIC_MAC
259 #define CONFIG_SYS_I2C_MAC1_BUS 3
260 #define CONFIG_SYS_I2C_MAC1_CHIP_ADDR 0x57
261 #define CONFIG_SYS_I2C_MAC1_DATA_ADDR 0xf2
262 #define CONFIG_SYS_I2C_MAC2_BUS 0
263 #define CONFIG_SYS_I2C_MAC2_CHIP_ADDR 0x50
264 #define CONFIG_SYS_I2C_MAC2_DATA_ADDR 0xfa
265
266 #define CONFIG_CMD_DATE 1
267 #define CONFIG_RTC_MCP79411 1
268 #define CONFIG_SYS_RTC_BUS_NUM 3
269 #define CONFIG_SYS_I2C_RTC_ADDR 0x6f
270
271 /*
272 * eSPI - Enhanced SPI
273 */
274
275 /*
276 * General PCI
277 * Memory space is mapped 1-1, but I/O space must start from 0.
278 */
279
280 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
281 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
282 #ifdef CONFIG_PHYS_64BIT
283 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
284 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
285 #else
286 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
287 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
288 #endif
289 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
290 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
291 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
292 #ifdef CONFIG_PHYS_64BIT
293 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
294 #else
295 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
296 #endif
297 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
298
299 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
300 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
301 #ifdef CONFIG_PHYS_64BIT
302 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
303 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
304 #else
305 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
306 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
307 #endif
308 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
309 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
310 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
311 #ifdef CONFIG_PHYS_64BIT
312 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
313 #else
314 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
315 #endif
316 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
317
318 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
319 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
320 #ifdef CONFIG_PHYS_64BIT
321 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
322 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
323 #else
324 #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
325 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
326 #endif
327 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
328 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
329 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
330 #ifdef CONFIG_PHYS_64BIT
331 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
332 #else
333 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
334 #endif
335 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
336
337 /* controller 4, Base address 203000 */
338 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
339 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
340 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
341 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
342 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
343 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
344
345 /* Qman/Bman */
346 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
347 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
348 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
349 #ifdef CONFIG_PHYS_64BIT
350 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
351 #else
352 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
353 #endif
354 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
355 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
356 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
357 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
358 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
359 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
360 CONFIG_SYS_BMAN_CENA_SIZE)
361 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
362 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
363 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
364 #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
365 #ifdef CONFIG_PHYS_64BIT
366 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
367 #else
368 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
369 #endif
370 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
371 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
372 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
373 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
374 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
375 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
376 CONFIG_SYS_QMAN_CENA_SIZE)
377 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
378 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
379
380 #define CONFIG_SYS_DPAA_FMAN
381 /* Default address of microcode for the Linux Fman driver */
382 /*
383 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
384 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
385 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
386 */
387 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
388 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
389
390 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
391 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
392
393 #ifdef CONFIG_SYS_DPAA_FMAN
394 #define CONFIG_FMAN_ENET
395 #define CONFIG_PHY_MICREL
396 #define CONFIG_PHY_MICREL_KSZ9021
397 #endif
398
399 #ifdef CONFIG_PCI
400 #define CONFIG_PCI_INDIRECT_BRIDGE
401 #define CONFIG_PCI_PNP /* do pci plug-and-play */
402 #define CONFIG_NET_MULTI
403
404 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
405 #define CONFIG_DOS_PARTITION
406 #endif /* CONFIG_PCI */
407
408 /* SATA */
409 #ifdef CONFIG_FSL_SATA_V2
410 #define CONFIG_LIBATA
411 #define CONFIG_FSL_SATA
412
413 #define CONFIG_SYS_SATA_MAX_DEVICE 2
414 #define CONFIG_SATA1
415 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
416 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
417 #define CONFIG_SATA2
418 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
419 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
420
421 #define CONFIG_LBA48
422 #define CONFIG_CMD_SATA
423 #define CONFIG_DOS_PARTITION
424 #define CONFIG_CMD_EXT2
425 #endif
426
427 #ifdef CONFIG_FMAN_ENET
428 #define CONFIG_SYS_TBIPA_VALUE 8
429 #define CONFIG_MII /* MII PHY management */
430 #define CONFIG_ETHPRIME "FM1@DTSEC4"
431 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
432 #endif
433
434 /*
435 * Environment
436 */
437 #define CONFIG_LOADS_ECHO /* echo on for serial download */
438 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
439
440 /*
441 * Command line configuration.
442 */
443 #define CONFIG_CMD_DHCP
444 #define CONFIG_CMD_ERRATA
445 #define CONFIG_CMD_GREPENV
446 #define CONFIG_CMD_IRQ
447 #define CONFIG_CMD_I2C
448 #define CONFIG_CMD_MII
449 #define CONFIG_CMD_PING
450 #define CONFIG_CMD_REGINFO
451
452 #ifdef CONFIG_PCI
453 #define CONFIG_CMD_PCI
454 #endif
455
456 /*
457 * USB
458 */
459 #define CONFIG_HAS_FSL_DR_USB
460 #define CONFIG_HAS_FSL_MPH_USB
461
462 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
463 #define CONFIG_CMD_USB
464 #define CONFIG_USB_STORAGE
465 #define CONFIG_USB_EHCI
466 #define CONFIG_USB_EHCI_FSL
467 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
468 #define CONFIG_CMD_EXT2
469 #define CONFIG_EHCI_IS_TDI
470 #define CONFIG_USB_KEYBOARD
471 #define CONFIG_SYS_STDIO_DEREGISTER
472 #define CONFIG_SYS_USB_EVENT_POLL
473 /* _VIA_CONTROL_EP */
474 #define CONFIG_CONSOLE_MUX
475 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
476 #endif
477
478 #ifdef CONFIG_MMC
479 #define CONFIG_FSL_ESDHC
480 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
481 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
482 #define CONFIG_CMD_MMC
483 #define CONFIG_GENERIC_MMC
484 #define CONFIG_CMD_EXT2
485 #define CONFIG_CMD_FAT
486 #define CONFIG_DOS_PARTITION
487 #endif
488
489 /*
490 * Miscellaneous configurable options
491 */
492 #define CONFIG_SYS_LONGHELP /* undef to save memory */
493 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
494 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
495 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
496 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
497 #ifdef CONFIG_CMD_KGDB
498 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
499 #else
500 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
501 #endif
502 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
503 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
504 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
505
506 /*
507 * For booting Linux, the board info and command line data
508 * have to be in the first 64 MB of memory, since this is
509 * the maximum mapped by the Linux kernel during initialization.
510 */
511 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
512 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
513
514 #ifdef CONFIG_CMD_KGDB
515 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
516 #endif
517
518 /*
519 * Environment Configuration
520 */
521 #define CONFIG_ROOTPATH "/opt/nfsroot"
522 #define CONFIG_BOOTFILE "uImage"
523 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
524
525 /* default location for tftp and bootm */
526 #define CONFIG_LOADADDR 1000000
527
528 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
529
530 #define CONFIG_BAUDRATE 115200
531
532 #define __USB_PHY_TYPE utmi
533
534 #define CONFIG_EXTRA_ENV_SETTINGS \
535 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
536 "bank_intlv=cs0_cs1;" \
537 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
538 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
539 "netdev=eth0\0" \
540 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
541 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
542 "consoledev=ttyS0\0" \
543 "ramdiskaddr=2000000\0" \
544 "fdtaddr=c00000\0" \
545 "bdev=sda3\0"
546
547 #define CONFIG_HDBOOT \
548 "setenv bootargs root=/dev/$bdev rw " \
549 "console=$consoledev,$baudrate $othbootargs;" \
550 "tftp $loadaddr $bootfile;" \
551 "tftp $fdtaddr $fdtfile;" \
552 "bootm $loadaddr - $fdtaddr"
553
554 #define CONFIG_NFSBOOTCOMMAND \
555 "setenv bootargs root=/dev/nfs rw " \
556 "nfsroot=$serverip:$rootpath " \
557 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
558 "console=$consoledev,$baudrate $othbootargs;" \
559 "tftp $loadaddr $bootfile;" \
560 "tftp $fdtaddr $fdtfile;" \
561 "bootm $loadaddr - $fdtaddr"
562
563 #define CONFIG_RAMBOOTCOMMAND \
564 "setenv bootargs root=/dev/ram rw " \
565 "console=$consoledev,$baudrate $othbootargs;" \
566 "tftp $ramdiskaddr $ramdiskfile;" \
567 "tftp $loadaddr $bootfile;" \
568 "tftp $fdtaddr $fdtfile;" \
569 "bootm $loadaddr $ramdiskaddr $fdtaddr"
570
571 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
572
573 #include <asm/fsl_secure_boot.h>
574
575 #ifdef CONFIG_SECURE_BOOT
576 #endif
577
578 #endif /* __CONFIG_H */