]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ecovec.h
config: Move CONFIG_BOARD_LATE_INIT to defconfigs
[people/ms/u-boot.git] / include / configs / ecovec.h
1 /*
2 * Configuation settings for the Renesas Solutions ECOVEC board
3 *
4 * Copyright (C) 2009 - 2011 Renesas Solutions Corp.
5 * Copyright (C) 2009 Kuninori Morimoto <morimoto.kuninori@renesas.com>
6 * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __ECOVEC_H
12 #define __ECOVEC_H
13
14 /*
15 * Address Interface BusWidth
16 *-----------------------------------------
17 * 0x0000_0000 U-Boot 16bit
18 * 0x0004_0000 Linux romImage 16bit
19 * 0x0014_0000 MTD for Linux 16bit
20 * 0x0400_0000 Internal I/O 16/32bit
21 * 0x0800_0000 DRAM 32bit
22 * 0x1800_0000 MFI 16bit
23 */
24
25 #define CONFIG_CPU_SH7724 1
26 #define CONFIG_ECOVEC 1
27
28 #define CONFIG_ECOVEC_ROMIMAGE_ADDR 0xA0040000
29 #define CONFIG_SYS_TEXT_BASE 0x8FFC0000
30
31 #define CONFIG_CMD_SDRAM
32 #define CONFIG_CMD_ENV
33
34 #define CONFIG_DOS_PARTITION
35
36 #define CONFIG_BAUDRATE 115200
37 #define CONFIG_BOOTARGS "console=ttySC0,115200"
38
39 #define CONFIG_DISPLAY_BOARDINFO
40 #undef CONFIG_SHOW_BOOT_PROGRESS
41
42 /* I2C */
43 #define CONFIG_SYS_I2C
44 #define CONFIG_SYS_I2C_SH
45 #define CONFIG_SYS_I2C_SLAVE 0x7F
46 #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 2
47 #define CONFIG_SYS_I2C_SH_BASE0 0xA4470000
48 #define CONFIG_SYS_I2C_SH_SPEED0 100000
49 #define CONFIG_SYS_I2C_SH_BASE1 0xA4750000
50 #define CONFIG_SYS_I2C_SH_SPEED1 100000
51 #define CONFIG_SH_I2C_DATA_HIGH 4
52 #define CONFIG_SH_I2C_DATA_LOW 5
53 #define CONFIG_SH_I2C_CLOCK 41666666
54
55 /* Ether */
56 #define CONFIG_SH_ETHER 1
57 #define CONFIG_SH_ETHER_USE_PORT (0)
58 #define CONFIG_SH_ETHER_PHY_ADDR (0x1f)
59 #define CONFIG_PHY_SMSC 1
60 #define CONFIG_PHYLIB
61 #define CONFIG_BITBANGMII
62 #define CONFIG_BITBANGMII_MULTI
63 #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
64
65 /* USB / R8A66597 */
66 #define CONFIG_USB_R8A66597_HCD
67 #define CONFIG_R8A66597_BASE_ADDR 0xA4D80000
68 #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
69 #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
70 #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
71 #define CONFIG_SUPERH_ON_CHIP_R8A66597
72
73 /* undef to save memory */
74 #define CONFIG_SYS_LONGHELP
75 /* Monitor Command Prompt */
76 /* Buffer size for input from the Console */
77 #define CONFIG_SYS_CBSIZE 256
78 /* Buffer size for Console output */
79 #define CONFIG_SYS_PBSIZE 256
80 /* max args accepted for monitor commands */
81 #define CONFIG_SYS_MAXARGS 16
82 /* Buffer size for Boot Arguments passed to kernel */
83 #define CONFIG_SYS_BARGSIZE 512
84 /* List of legal baudrate settings for this board */
85 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
86
87 /* SCIF */
88 #define CONFIG_SCIF_CONSOLE 1
89 #define CONFIG_SCIF 1
90 #define CONFIG_CONS_SCIF0 1
91
92 /* Suppress display of console information at boot */
93
94 /* SDRAM */
95 #define CONFIG_SYS_SDRAM_BASE (0x88000000)
96 #define CONFIG_SYS_SDRAM_SIZE (256 * 1024 * 1024)
97 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
98
99 #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
100 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 200 * 1024 * 1024)
101 /* Enable alternate, more extensive, memory test */
102 #undef CONFIG_SYS_ALT_MEMTEST
103 /* Scratch address used by the alternate memory test */
104 #undef CONFIG_SYS_MEMTEST_SCRATCH
105
106 /* Enable temporary baudrate change while serial download */
107 #undef CONFIG_SYS_LOADS_BAUD_CHANGE
108
109 /* FLASH */
110 #define CONFIG_FLASH_CFI_DRIVER 1
111 #define CONFIG_SYS_FLASH_CFI
112 #undef CONFIG_SYS_FLASH_QUIET_TEST
113 #define CONFIG_SYS_FLASH_EMPTY_INFO
114 #define CONFIG_SYS_FLASH_BASE (0xA0000000)
115 #define CONFIG_SYS_MAX_FLASH_SECT 512
116
117 /* if you use all NOR Flash , you change dip-switch. Please see Manual. */
118 #define CONFIG_SYS_MAX_FLASH_BANKS 1
119 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
120
121 /* Timeout for Flash erase operations (in ms) */
122 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
123 /* Timeout for Flash write operations (in ms) */
124 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
125 /* Timeout for Flash set sector lock bit operations (in ms) */
126 #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
127 /* Timeout for Flash clear lock bit operations (in ms) */
128 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
129
130 /*
131 * Use hardware flash sectors protection instead
132 * of U-Boot software protection
133 */
134 #undef CONFIG_SYS_FLASH_PROTECTION
135 #undef CONFIG_SYS_DIRECT_FLASH_TFTP
136
137 /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
138 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
139 /* Monitor size */
140 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
141 /* Size of DRAM reserved for malloc() use */
142 #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
143 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
144
145 /* ENV setting */
146 #define CONFIG_ENV_IS_IN_FLASH
147 #define CONFIG_ENV_OVERWRITE 1
148 #define CONFIG_ENV_SECT_SIZE (128 * 1024)
149 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
150 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
151 /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
152 #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
153 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
154
155 /* Board Clock */
156 #define CONFIG_SYS_CLK_FREQ 41666666
157 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
158 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
159 #define CONFIG_SYS_TMU_CLK_DIV 4
160
161 #endif /* __ECOVEC_H */