]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ls2080a_common.h
Move CONFIG_OF_LIBFDT to Kconfig
[people/ms/u-boot.git] / include / configs / ls2080a_common.h
1 /*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __LS2_COMMON_H
8 #define __LS2_COMMON_H
9
10
11 #define CONFIG_REMAKE_ELF
12 #define CONFIG_FSL_LAYERSCAPE
13 #define CONFIG_FSL_LSCH3
14 #define CONFIG_MP
15 #define CONFIG_GICV3
16 #define CONFIG_FSL_TZPC_BP147
17
18
19 #include <asm/arch/ls2080a_stream_id.h>
20 #include <asm/arch/config.h>
21 #if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
22 #define CONFIG_SYS_HAS_SERDES
23 #endif
24
25 /* Link Definitions */
26 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
27
28 /* We need architecture specific misc initializations */
29 #define CONFIG_ARCH_MISC_INIT
30
31 /* Link Definitions */
32 #ifdef CONFIG_SPL
33 #define CONFIG_SYS_TEXT_BASE 0x80400000
34 #else
35 #define CONFIG_SYS_TEXT_BASE 0x30100000
36 #endif
37
38 #ifdef CONFIG_EMU
39 #define CONFIG_SYS_NO_FLASH
40 #endif
41
42 #define CONFIG_SUPPORT_RAW_INITRD
43
44 #define CONFIG_SKIP_LOWLEVEL_INIT
45 #define CONFIG_BOARD_EARLY_INIT_F 1
46
47 /* Flat Device Tree Definitions */
48 #define CONFIG_OF_BOARD_SETUP
49 #define CONFIG_OF_STDOUT_VIA_ALIAS
50
51 /* new uImage format support */
52 #define CONFIG_FIT
53 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
54
55 #ifndef CONFIG_SPL
56 #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
57 #endif
58 #ifndef CONFIG_SYS_FSL_DDR4
59 #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
60 #define CONFIG_SYS_DDR_RAW_TIMING
61 #endif
62
63 #define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
64
65 #define CONFIG_VERY_BIG_RAM
66 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
67 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
68 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
69 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
70 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
71
72 /*
73 * SMP Definitinos
74 */
75 #define CPU_RELEASE_ADDR secondary_boot_func
76
77 #define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
78 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
79 #define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
80 /*
81 * DDR controller use 0 as the base address for binding.
82 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
83 */
84 #define CONFIG_SYS_DP_DDR_BASE_PHY 0
85 #define CONFIG_DP_DDR_CTRL 2
86 #define CONFIG_DP_DDR_NUM_CTRLS 1
87 #endif
88
89 /* Generic Timer Definitions */
90 /*
91 * This is not an accurate number. It is used in start.S. The frequency
92 * will be udpated later when get_bus_freq(0) is available.
93 */
94 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
95
96 /* Size of malloc() pool */
97 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
98
99 /* I2C */
100 #define CONFIG_CMD_I2C
101 #define CONFIG_SYS_I2C
102 #define CONFIG_SYS_I2C_MXC
103 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
104 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
105 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
106 #define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
107
108 /* Serial Port */
109 #define CONFIG_CONS_INDEX 1
110 #define CONFIG_SYS_NS16550_SERIAL
111 #define CONFIG_SYS_NS16550_REG_SIZE 1
112 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
113
114 #define CONFIG_BAUDRATE 115200
115 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
116
117 /* IFC */
118 #define CONFIG_FSL_IFC
119
120 /*
121 * During booting, IFC is mapped at the region of 0x30000000.
122 * But this region is limited to 256MB. To accommodate NOR, promjet
123 * and FPGA. This region is divided as below:
124 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
125 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
126 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
127 *
128 * To accommodate bigger NOR flash and other devices, we will map IFC
129 * chip selects to as below:
130 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
131 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
132 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
133 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
134 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
135 *
136 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
137 * CONFIG_SYS_FLASH_BASE has the final address (core view)
138 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
139 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
140 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
141 */
142
143 #define CONFIG_SYS_FLASH_BASE 0x580000000ULL
144 #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
145 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
146
147 #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
148 #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
149
150 #ifndef CONFIG_SYS_NO_FLASH
151 #define CONFIG_FLASH_CFI_DRIVER
152 #define CONFIG_SYS_FLASH_CFI
153 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
154 #define CONFIG_SYS_FLASH_QUIET_TEST
155 #endif
156
157 #ifndef __ASSEMBLY__
158 unsigned long long get_qixis_addr(void);
159 #endif
160 #define QIXIS_BASE get_qixis_addr()
161 #define QIXIS_BASE_PHYS 0x20000000
162 #define QIXIS_BASE_PHYS_EARLY 0xC000000
163 #define QIXIS_STAT_PRES1 0xb
164 #define QIXIS_SDID_MASK 0x07
165 #define QIXIS_ESDHC_NO_ADAPTER 0x7
166
167 #define CONFIG_SYS_NAND_BASE 0x530000000ULL
168 #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
169
170 /* Debug Server firmware */
171 #define CONFIG_FSL_DEBUG_SERVER
172 /* 2 sec timeout */
173 #define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
174
175 /* MC firmware */
176 #define CONFIG_FSL_MC_ENET
177 /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
178 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
179 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
180 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
181 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
182 #ifdef CONFIG_LS2085A
183 #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
184 #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
185 #endif
186
187 /*
188 * Carve out a DDR region which will not be used by u-boot/Linux
189 *
190 * It will be used by MC and Debug Server. The MC region must be
191 * 512MB aligned, so the min size to hide is 512MB.
192 */
193 #if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
194 #define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (254UL * 1024 * 1024)
195 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
196 #define CONFIG_SYS_MC_RSV_MEM_ALIGN (512UL * 1024 * 1024)
197 #endif
198
199 /* PCIe */
200 #define CONFIG_PCIE1 /* PCIE controler 1 */
201 #define CONFIG_PCIE2 /* PCIE controler 2 */
202 #define CONFIG_PCIE3 /* PCIE controler 3 */
203 #define CONFIG_PCIE4 /* PCIE controler 4 */
204 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
205 #ifdef CONFIG_LS2080A
206 #define FSL_PCIE_COMPAT "fsl,ls2080a-pcie"
207 #endif
208
209 #ifdef CONFIG_LS2085A
210 #define FSL_PCIE_COMPAT "fsl,ls2085a-pcie"
211 #endif
212
213 #define CONFIG_SYS_PCI_64BIT
214
215 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
216 #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
217 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
218 #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
219
220 #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
221 #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
222 #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
223
224 #define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
225 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
226 #define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
227
228 /* Command line configuration */
229 #define CONFIG_CMD_CACHE
230 #define CONFIG_CMD_DHCP
231 #define CONFIG_CMD_ENV
232 #define CONFIG_CMD_GREPENV
233 #define CONFIG_CMD_MII
234 #define CONFIG_CMD_PING
235
236 /* Miscellaneous configurable options */
237 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
238 #define CONFIG_ARCH_EARLY_INIT_R
239
240 /* Physical Memory Map */
241 /* fixme: these need to be checked against the board */
242 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
243
244 #define CONFIG_NR_DRAM_BANKS 3
245
246 #define CONFIG_HWCONFIG
247 #define HWCONFIG_BUFFER_SIZE 128
248
249 #define CONFIG_DISPLAY_CPUINFO
250
251 /* Allow to overwrite serial and ethaddr */
252 #define CONFIG_ENV_OVERWRITE
253
254 /* Initial environment variables */
255 #define CONFIG_EXTRA_ENV_SETTINGS \
256 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
257 "loadaddr=0x80100000\0" \
258 "kernel_addr=0x100000\0" \
259 "ramdisk_addr=0x800000\0" \
260 "ramdisk_size=0x2000000\0" \
261 "fdt_high=0xa0000000\0" \
262 "initrd_high=0xffffffffffffffff\0" \
263 "kernel_start=0x581200000\0" \
264 "kernel_load=0xa0000000\0" \
265 "kernel_size=0x2800000\0" \
266 "console=ttyAMA0,38400n8\0" \
267 "mcinitcmd=fsl_mc start mc 0x580300000" \
268 " 0x580800000 \0"
269
270 #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
271 "earlycon=uart8250,mmio,0x21c0500" \
272 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
273 " hugepagesz=2m hugepages=256"
274 #define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580700000 &&" \
275 " cp.b $kernel_start $kernel_load" \
276 " $kernel_size && bootm $kernel_load"
277 #define CONFIG_BOOTDELAY 10
278
279 /* Monitor Command Prompt */
280 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
281 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
282 sizeof(CONFIG_SYS_PROMPT) + 16)
283 #define CONFIG_SYS_HUSH_PARSER
284 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
285 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
286 #define CONFIG_SYS_LONGHELP
287 #define CONFIG_CMDLINE_EDITING 1
288 #define CONFIG_AUTO_COMPLETE
289 #define CONFIG_SYS_MAXARGS 64 /* max command args */
290
291 #define CONFIG_PANIC_HANG /* do not reset board on panic */
292
293 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
294 #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
295 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
296 #define CONFIG_SPL_ENV_SUPPORT
297 #define CONFIG_SPL_FRAMEWORK
298 #define CONFIG_SPL_I2C_SUPPORT
299 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
300 #define CONFIG_SPL_LIBCOMMON_SUPPORT
301 #define CONFIG_SPL_LIBGENERIC_SUPPORT
302 #define CONFIG_SPL_MAX_SIZE 0x16000
303 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
304 #define CONFIG_SPL_NAND_SUPPORT
305 #define CONFIG_SPL_SERIAL_SUPPORT
306 #define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
307 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
308 #define CONFIG_SPL_TEXT_BASE 0x1800a000
309
310 #define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
311 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
312 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
313 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
314 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
315
316 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
317
318
319 #endif /* __LS2_COMMON_H */