]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/mx31ads.h
Move CONFIG_OF_LIBFDT to Kconfig
[people/ms/u-boot.git] / include / configs / mx31ads.h
1 /*
2 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * Configuration settings for the MX31ADS Freescale board.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 #include <asm/arch/imx-regs.h>
13
14 /* High Level Configuration Options */
15 #define CONFIG_MX31 1 /* This is a mx31 */
16
17
18 #define CONFIG_DISPLAY_CPUINFO
19 #define CONFIG_DISPLAY_BOARDINFO
20
21 #define CONFIG_SYS_TEXT_BASE 0xA0000000
22
23 #define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS
24
25 /*
26 * Disabled for now due to build problems under Debian and a significant increase
27 * in the final file size: 144260 vs. 109536 Bytes.
28 */
29 #if 0
30 #define CONFIG_FIT 1
31 #define CONFIG_FIT_VERBOSE 1
32 #endif
33
34 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
35 #define CONFIG_SETUP_MEMORY_TAGS 1
36 #define CONFIG_INITRD_TAG 1
37
38 /*
39 * Size of malloc() pool
40 */
41 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
42
43 /*
44 * Hardware drivers
45 */
46
47 #define CONFIG_MXC_UART
48 #define CONFIG_MXC_UART_BASE UART1_BASE
49
50 #define CONFIG_HARD_SPI 1
51 #define CONFIG_MXC_SPI 1
52 #define CONFIG_DEFAULT_SPI_BUS 1
53 #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
54 #define CONFIG_MXC_GPIO
55
56 /* PMIC Controller */
57 #define CONFIG_POWER
58 #define CONFIG_POWER_SPI
59 #define CONFIG_POWER_FSL
60 #define CONFIG_FSL_PMIC_BUS 1
61 #define CONFIG_FSL_PMIC_CS 0
62 #define CONFIG_FSL_PMIC_CLK 1000000
63 #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
64 #define CONFIG_FSL_PMIC_BITLEN 32
65 #define CONFIG_RTC_MC13XXX
66
67 /* allow to overwrite serial and ethaddr */
68 #define CONFIG_ENV_OVERWRITE
69 #define CONFIG_CONS_INDEX 1
70 #define CONFIG_BAUDRATE 115200
71
72 /***********************************************************
73 * Command definition
74 ***********************************************************/
75 #define CONFIG_CMD_PING
76 #define CONFIG_CMD_DHCP
77 #define CONFIG_CMD_SPI
78 #define CONFIG_CMD_DATE
79
80 #define CONFIG_BOOTDELAY 3
81
82 #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
83
84 #define CONFIG_EXTRA_ENV_SETTINGS \
85 "netdev=eth0\0" \
86 "uboot_addr=0xa0000000\0" \
87 "uboot=mx31ads/u-boot.bin\0" \
88 "kernel=mx31ads/uImage\0" \
89 "nfsroot=/opt/eldk/arm\0" \
90 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
91 "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
92 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
93 "bootcmd=run bootcmd_net\0" \
94 "bootcmd_net=run bootargs_base bootargs_nfs; " \
95 "tftpboot ${loadaddr} ${kernel}; bootm\0" \
96 "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
97 "protect off ${uboot_addr} 0xa003ffff; " \
98 "erase ${uboot_addr} 0xa003ffff; " \
99 "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
100 "setenv filesize; saveenv\0"
101
102 #define CONFIG_CS8900
103 #define CONFIG_CS8900_BASE 0xb4020300
104 #define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
105
106 /*
107 * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
108 * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
109 * controller inverted. The controller is capable of detecting and correcting
110 * this, but it needs 4 network packets for that. Which means, at startup, you
111 * will not receive answers to the first 4 packest, unless there have been some
112 * broadcasts on the network, or your board is on a hub. Reducing the ARP
113 * timeout from default 5 seconds to 200ms we speed up the initial TFTP
114 * transfer, should the user wish one, significantly.
115 */
116 #define CONFIG_ARP_TIMEOUT 200UL
117
118 /*
119 * Miscellaneous configurable options
120 */
121 #define CONFIG_SYS_LONGHELP /* undef to save memory */
122 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
123 /* Print Buffer Size */
124 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
125 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
126 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
127
128 #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
129 #define CONFIG_SYS_MEMTEST_END 0x10000
130
131 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
132
133 #define CONFIG_CMDLINE_EDITING 1
134
135 /*-----------------------------------------------------------------------
136 * Physical Memory Map
137 */
138 #define CONFIG_NR_DRAM_BANKS 1
139 #define PHYS_SDRAM_1 CSD0_BASE
140 #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
141 #define CONFIG_BOARD_EARLY_INIT_F
142
143 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
144 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
145 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
146 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
147 GENERATED_GBL_DATA_SIZE)
148 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
149 CONFIG_SYS_GBL_DATA_OFFSET)
150
151 /*-----------------------------------------------------------------------
152 * FLASH and environment organization
153 */
154 #define CONFIG_SYS_FLASH_BASE CS0_BASE
155 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
156 #define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
157 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
158 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
159
160 #define CONFIG_ENV_IS_IN_FLASH 1
161 #define CONFIG_ENV_SECT_SIZE (128 * 1024)
162 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
163 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
164
165 /* Address and size of Redundant Environment Sector */
166 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
167 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
168
169
170 /*-----------------------------------------------------------------------
171 * CFI FLASH driver setup
172 */
173 #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
174 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
175 #define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
176 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
177 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
178
179 /*
180 * JFFS2 partitions
181 */
182 #undef CONFIG_CMD_MTDPARTS
183 #define CONFIG_JFFS2_DEV "nor0"
184
185 #endif /* __CONFIG_H */