]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/theadorable.h
flash: complete CONFIG_SYS_NO_FLASH move with renaming
[people/ms/u-boot.git] / include / configs / theadorable.h
1 /*
2 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef _CONFIG_THEADORABLE_H
8 #define _CONFIG_THEADORABLE_H
9
10 /*
11 * High Level Configuration Options (easy to change)
12 */
13 #define CONFIG_DISPLAY_BOARDINFO_LATE
14
15 /*
16 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
17 * for DDR ECC byte filling in the SPL before loading the main
18 * U-Boot into it.
19 */
20 #define CONFIG_SYS_TEXT_BASE 0x00800000
21 #define CONFIG_SYS_TCLK 250000000 /* 250MHz */
22
23 /*
24 * Commands configuration
25 */
26 #define CONFIG_CMD_ENV
27 #define CONFIG_CMD_SATA
28
29 /*
30 * The debugging version enables USB support via defconfig.
31 * This version should also enable all other non-production
32 * interfaces / features.
33 */
34 #ifdef CONFIG_USB
35 #define CONFIG_CMD_PCI
36 #endif
37
38 /* I2C */
39 #define CONFIG_SYS_I2C
40 #define CONFIG_SYS_I2C_MVTWSI
41 #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
42 #define CONFIG_I2C_MVTWSI_BASE1 MVEBU_TWSI1_BASE
43 #define CONFIG_SYS_I2C_SLAVE 0x0
44 #define CONFIG_SYS_I2C_SPEED 100000
45
46 /* USB/EHCI configuration */
47 #define CONFIG_EHCI_IS_TDI
48 #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
49
50 /* SPI NOR flash default params, used by sf commands */
51 #define CONFIG_SF_DEFAULT_SPEED 27777777 /* for fast SPL booting */
52 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
53
54 /* Environment in SPI NOR flash */
55 #define CONFIG_ENV_IS_IN_SPI_FLASH
56 #define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
57 #define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
58 #define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */
59 #define CONFIG_ENV_OVERWRITE
60
61 #define CONFIG_PHY_MARVELL /* there is a marvell phy */
62 #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
63
64 #define CONFIG_SYS_ALT_MEMTEST
65 #define CONFIG_PREBOOT
66
67 /* Keep device tree and initrd in lower memory so the kernel can access them */
68 #define CONFIG_EXTRA_ENV_SETTINGS \
69 "fdt_high=0x10000000\0" \
70 "initrd_high=0x10000000\0"
71
72 /* SATA support */
73 #define CONFIG_SYS_SATA_MAX_DEVICE 1
74 #define CONFIG_SATA_MV
75 #define CONFIG_LIBATA
76 #define CONFIG_LBA48
77
78 /* Additional FS support/configuration */
79 #define CONFIG_SUPPORT_VFAT
80
81 /* PCIe support */
82 #ifdef CONFIG_CMD_PCI
83 #ifndef CONFIG_SPL_BUILD
84 #define CONFIG_PCI_MVEBU
85 #endif
86 #endif
87
88 /* Enable LCD and reserve 512KB from top of memory*/
89 #define CONFIG_SYS_MEM_TOP_HIDE 0x80000
90
91 #define CONFIG_CMD_BMP
92
93 /* FPGA programming support */
94 #define CONFIG_FPGA
95 #define CONFIG_FPGA_ALTERA
96 #define CONFIG_FPGA_STRATIX_V
97
98 /*
99 * Bootcounter
100 */
101 #define CONFIG_BOOTCOUNT_LIMIT
102 #define CONFIG_BOOTCOUNT_RAM
103 /* Max size of RAM minus BOOTCOUNT_ADDR is the bootcounter address */
104 #define BOOTCOUNT_ADDR 0x1000
105
106 /*
107 * mv-common.h should be defined after CMD configs since it used them
108 * to enable certain macros
109 */
110 #include "mv-common.h"
111
112 /*
113 * Memory layout while starting into the bin_hdr via the
114 * BootROM:
115 *
116 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
117 * 0x4000.4030 bin_hdr start address
118 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
119 * 0x4007.fffc BootROM stack top
120 *
121 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
122 * L2 cache thus cannot be used.
123 */
124
125 /* SPL */
126 /* Defines for SPL */
127 #define CONFIG_SPL_FRAMEWORK
128 #define CONFIG_SPL_TEXT_BASE 0x40004030
129 #define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
130
131 #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
132 #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
133
134 #ifdef CONFIG_SPL_BUILD
135 #define CONFIG_SYS_MALLOC_SIMPLE
136 #endif
137
138 #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
139 #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
140
141 /* SPL related SPI defines */
142 #define CONFIG_SPL_SPI_LOAD
143 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x1a000
144 #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
145
146 /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
147 #define CONFIG_DDR_FIXED_SIZE (2 << 20) /* 2GiB */
148
149 #endif /* _CONFIG_THEADORABLE_H */