]> git.ipfire.org Git - people/ms/u-boot.git/blobdiff - drivers/mtd/nand/fsl_upm.c
Add wait flags to support board/chip specific delays
[people/ms/u-boot.git] / drivers / mtd / nand / fsl_upm.c
index 67ae9c8d5b1f624d20bed54e9190acbf532bac94..7cb99cbc074b7bb3c020b20e32dd86a8d32ae513 100644 (file)
@@ -11,8 +11,6 @@
  */
 
 #include <config.h>
-
-#if defined(CONFIG_CMD_NAND) && defined(CONFIG_NAND_FSL_UPM)
 #include <common.h>
 #include <asm/io.h>
 #include <asm/errno.h>
@@ -20,8 +18,6 @@
 #include <linux/mtd/fsl_upm.h>
 #include <nand.h>
 
-static int fsl_upm_in_pattern;
-
 static void fsl_upm_start_pattern(struct fsl_upm *upm, u32 pat_offset)
 {
        clrsetbits_be32(upm->mxmr, MxMR_MAD_MSK, MxMR_OP_RUNP | pat_offset);
@@ -35,66 +31,95 @@ static void fsl_upm_end_pattern(struct fsl_upm *upm)
                eieio();
 }
 
-static void fsl_upm_run_pattern(struct fsl_upm *upm, int width, u32 cmd)
+static void fsl_upm_run_pattern(struct fsl_upm *upm, int width,
+                               void __iomem *io_addr, u32 mar)
 {
-       out_be32(upm->mar, cmd << (32 - width));
+       out_be32(upm->mar, mar);
        switch (width) {
        case 8:
-               out_8(upm->io_addr, 0x0);
+               out_8(io_addr, 0x0);
                break;
        case 16:
-               out_be16(upm->io_addr, 0x0);
+               out_be16(io_addr, 0x0);
                break;
        case 32:
-               out_be32(upm->io_addr, 0x0);
+               out_be32(io_addr, 0x0);
                break;
        }
 }
 
-static void nand_hwcontrol (struct mtd_info *mtd, int cmd)
+static void fun_wait(struct fsl_upm_nand *fun)
+{
+       if (fun->dev_ready) {
+               while (!fun->dev_ready(fun->chip_nr))
+                       debug("unexpected busy state\n");
+       } else {
+               /*
+                * If the R/B pin is not connected, like on the TQM8548,
+                * a short delay is necessary.
+                */
+               udelay(1);
+       }
+}
+
+#if CONFIG_SYS_NAND_MAX_CHIPS > 1
+static void fun_select_chip(struct mtd_info *mtd, int chip_nr)
 {
        struct nand_chip *chip = mtd->priv;
        struct fsl_upm_nand *fun = chip->priv;
 
-       switch (cmd) {
-       case NAND_CTL_SETCLE:
-               fsl_upm_start_pattern(&fun->upm, fun->upm_cmd_offset);
-               fsl_upm_in_pattern++;
-               break;
-       case NAND_CTL_SETALE:
-               fsl_upm_start_pattern(&fun->upm, fun->upm_addr_offset);
-               fsl_upm_in_pattern++;
-               break;
-       case NAND_CTL_CLRCLE:
-       case NAND_CTL_CLRALE:
-               fsl_upm_end_pattern(&fun->upm);
-               fsl_upm_in_pattern--;
-               break;
+       if (chip_nr >= 0) {
+               fun->chip_nr = chip_nr;
+               chip->IO_ADDR_R = chip->IO_ADDR_W =
+                       fun->upm.io_addr + fun->chip_offset * chip_nr;
+       } else if (chip_nr == -1) {
+               chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
        }
 }
+#endif
 
-static void nand_write_byte(struct mtd_info *mtd, u_char byte)
+static void fun_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
 {
        struct nand_chip *chip = mtd->priv;
+       struct fsl_upm_nand *fun = chip->priv;
+       void __iomem *io_addr;
+       u32 mar;
 
-       if (fsl_upm_in_pattern) {
-               struct fsl_upm_nand *fun = chip->priv;
+       if (!(ctrl & fun->last_ctrl)) {
+               fsl_upm_end_pattern(&fun->upm);
 
-               fsl_upm_run_pattern(&fun->upm, fun->width, byte);
+               if (cmd == NAND_CMD_NONE)
+                       return;
 
-               /*
-                * Some boards/chips needs this. At least on MPC8360E-RDK we
-                * need it. Probably weird chip, because I don't see any need
-                * for this on MPC8555E + Samsung K9F1G08U0A. Usually here are
-                * 0-2 unexpected busy states per block read.
-                */
-               if (fun->wait_pattern) {
-                       while (!fun->dev_ready())
-                               debug("unexpected busy state\n");
-               }
-       } else {
-               out_8(chip->IO_ADDR_W, byte);
+               fun->last_ctrl = ctrl & (NAND_ALE | NAND_CLE);
+       }
+
+       if (ctrl & NAND_CTRL_CHANGE) {
+               if (ctrl & NAND_ALE)
+                       fsl_upm_start_pattern(&fun->upm, fun->upm_addr_offset);
+               else if (ctrl & NAND_CLE)
+                       fsl_upm_start_pattern(&fun->upm, fun->upm_cmd_offset);
+       }
+
+       mar = cmd << (32 - fun->width);
+       io_addr = fun->upm.io_addr;
+#if CONFIG_SYS_NAND_MAX_CHIPS > 1
+       if (fun->chip_nr > 0) {
+               io_addr += fun->chip_offset * fun->chip_nr;
+               if (fun->upm_mar_chip_offset)
+                       mar |= fun->upm_mar_chip_offset * fun->chip_nr;
        }
+#endif
+       fsl_upm_run_pattern(&fun->upm, fun->width, io_addr, mar);
+
+       /*
+        * Some boards/chips needs this. At least the MPC8360E-RDK and
+        * TQM8548 need it. Probably weird chip, because I don't see
+        * any need for this on MPC8555E + Samsung K9F1G08U0A. Usually
+        * here are 0-2 unexpected busy states per block read.
+        */
+       if (fun->wait_flags & FSL_UPM_WAIT_RUN_PATTERN)
+               fun_wait(fun);
 }
 
 static u8 nand_read_byte(struct mtd_info *mtd)
@@ -108,9 +133,16 @@ static void nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
 {
        int i;
        struct nand_chip *chip = mtd->priv;
+       struct fsl_upm_nand *fun = chip->priv;
 
-       for (i = 0; i < len; i++)
+       for (i = 0; i < len; i++) {
                out_8(chip->IO_ADDR_W, buf[i]);
+               if (fun->wait_flags & FSL_UPM_WAIT_WRITE_BYTE)
+                       fun_wait(fun);
+       }
+
+       if (fun->wait_flags & FSL_UPM_WAIT_WRITE_BUFFER)
+               fun_wait(fun);
 }
 
 static void nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
@@ -140,7 +172,7 @@ static int nand_dev_ready(struct mtd_info *mtd)
        struct nand_chip *chip = mtd->priv;
        struct fsl_upm_nand *fun = chip->priv;
 
-       return fun->dev_ready();
+       return fun->dev_ready(fun->chip_nr);
 }
 
 int fsl_upm_nand_init(struct nand_chip *chip, struct fsl_upm_nand *fun)
@@ -148,13 +180,17 @@ int fsl_upm_nand_init(struct nand_chip *chip, struct fsl_upm_nand *fun)
        if (fun->width != 8 && fun->width != 16 && fun->width != 32)
                return -ENOSYS;
 
+       fun->last_ctrl = NAND_CLE;
+
        chip->priv = fun;
        chip->chip_delay = fun->chip_delay;
-       chip->eccmode = NAND_ECC_SOFT;
-       chip->hwcontrol = nand_hwcontrol;
+       chip->ecc.mode = NAND_ECC_SOFT;
+       chip->cmd_ctrl = fun_cmd_ctrl;
+#if CONFIG_SYS_NAND_MAX_CHIPS > 1
+       chip->select_chip = fun_select_chip;
+#endif
        chip->read_byte = nand_read_byte;
        chip->read_buf = nand_read_buf;
-       chip->write_byte = nand_write_byte;
        chip->write_buf = nand_write_buf;
        chip->verify_buf = nand_verify_buf;
        if (fun->dev_ready)
@@ -162,4 +198,3 @@ int fsl_upm_nand_init(struct nand_chip *chip, struct fsl_upm_nand *fun)
 
        return 0;
 }
-#endif /* CONFIG_CMD_NAND */