]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - arch/arm64/include/uapi/asm/kvm.h
KVM: arm64/sve: Add SVE support to register access ioctl interface
[thirdparty/kernel/stable.git] / arch / arm64 / include / uapi / asm / kvm.h
CommitLineData
e2be04c7 1/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
54f81d0e
MZ
2/*
3 * Copyright (C) 2012,2013 - ARM Ltd
4 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 *
6 * Derived from arch/arm/include/uapi/asm/kvm.h:
7 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
8 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __ARM_KVM_H__
24#define __ARM_KVM_H__
25
26#define KVM_SPSR_EL1 0
40033a61
MZ
27#define KVM_SPSR_SVC KVM_SPSR_EL1
28#define KVM_SPSR_ABT 1
29#define KVM_SPSR_UND 2
30#define KVM_SPSR_IRQ 3
31#define KVM_SPSR_FIQ 4
32#define KVM_NR_SPSR 5
54f81d0e
MZ
33
34#ifndef __ASSEMBLY__
7d0f84aa 35#include <linux/psci.h>
d1927915 36#include <linux/types.h>
54f81d0e
MZ
37#include <asm/ptrace.h>
38
39#define __KVM_HAVE_GUEST_DEBUG
40#define __KVM_HAVE_IRQ_LINE
98047888 41#define __KVM_HAVE_READONLY_MEM
b7b27fac 42#define __KVM_HAVE_VCPU_EVENTS
54f81d0e 43
4b4357e0
PB
44#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
45
54f81d0e
MZ
46#define KVM_REG_SIZE(id) \
47 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
48
49struct kvm_regs {
50 struct user_pt_regs regs; /* sp = sp_el0 */
51
52 __u64 sp_el1;
53 __u64 elr_el1;
54
55 __u64 spsr[KVM_NR_SPSR];
56
57 struct user_fpsimd_state fp_regs;
58};
59
bca556ac
SP
60/*
61 * Supported CPU Targets - Adding a new target type is not recommended,
62 * unless there are some special registers not supported by the
63 * genericv8 syreg table.
64 */
54f81d0e
MZ
65#define KVM_ARM_TARGET_AEM_V8 0
66#define KVM_ARM_TARGET_FOUNDATION_V8 1
67#define KVM_ARM_TARGET_CORTEX_A57 2
e28100bd 68#define KVM_ARM_TARGET_XGENE_POTENZA 3
1252b331 69#define KVM_ARM_TARGET_CORTEX_A53 4
bca556ac
SP
70/* Generic ARM v8 target */
71#define KVM_ARM_TARGET_GENERIC_V8 5
54f81d0e 72
bca556ac 73#define KVM_ARM_NUM_TARGETS 6
54f81d0e
MZ
74
75/* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
76#define KVM_ARM_DEVICE_TYPE_SHIFT 0
77#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
78#define KVM_ARM_DEVICE_ID_SHIFT 16
79#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
80
81/* Supported device IDs */
82#define KVM_ARM_DEVICE_VGIC_V2 0
83
84/* Supported VGIC address types */
85#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
86#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
87
88#define KVM_VGIC_V2_DIST_SIZE 0x1000
89#define KVM_VGIC_V2_CPU_SIZE 0x2000
90
ac3d3735
AP
91/* Supported VGICv3 address types */
92#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
93#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
1085fdc6 94#define KVM_VGIC_ITS_ADDR_TYPE 4
6e407673 95#define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5
ac3d3735
AP
96
97#define KVM_VGIC_V3_DIST_SIZE SZ_64K
98#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
1085fdc6 99#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
ac3d3735 100
dcd2e40c 101#define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
0d854a60 102#define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */
7d0f84aa 103#define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */
808e7381 104#define KVM_ARM_VCPU_PMU_V3 3 /* Support guest PMUv3 */
dcd2e40c 105
54f81d0e
MZ
106struct kvm_vcpu_init {
107 __u32 target;
108 __u32 features[7];
109};
110
111struct kvm_sregs {
112};
113
114struct kvm_fpu {
115};
116
21b6f32f
AB
117/*
118 * See v8 ARM ARM D7.3: Debug Registers
119 *
120 * The architectural limit is 16 debug registers of each type although
121 * in practice there are usually less (see ID_AA64DFR0_EL1).
122 *
123 * Although the control registers are architecturally defined as 32
124 * bits wide we use a 64 bit structure here to keep parity with
125 * KVM_GET/SET_ONE_REG behaviour which treats all system registers as
126 * 64 bit values. It also allows for the possibility of the
127 * architecture expanding the control registers without having to
128 * change the userspace ABI.
129 */
130#define KVM_ARM_MAX_DBG_REGS 16
54f81d0e 131struct kvm_guest_debug_arch {
21b6f32f
AB
132 __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
133 __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
134 __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
135 __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
54f81d0e
MZ
136};
137
138struct kvm_debug_exit_arch {
21b6f32f
AB
139 __u32 hsr;
140 __u64 far; /* used for watchpoints */
54f81d0e
MZ
141};
142
21b6f32f
AB
143/*
144 * Architecture specific defines for kvm_guest_debug->control
145 */
146
147#define KVM_GUESTDBG_USE_SW_BP (1 << 16)
148#define KVM_GUESTDBG_USE_HW (1 << 17)
149
54f81d0e 150struct kvm_sync_regs {
3fe17e68
AG
151 /* Used with KVM_CAP_ARM_USER_IRQ */
152 __u64 device_irq_level;
54f81d0e
MZ
153};
154
155struct kvm_arch_memory_slot {
156};
157
b7b27fac
DG
158/* for KVM_GET/SET_VCPU_EVENTS */
159struct kvm_vcpu_events {
160 struct {
161 __u8 serror_pending;
162 __u8 serror_has_esr;
163 /* Align it to 8 bytes */
164 __u8 pad[6];
165 __u64 serror_esr;
166 } exception;
167 __u32 reserved[12];
168};
169
7c8c5e6a
MZ
170/* If you need to interpret the index values, here is the key: */
171#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
172#define KVM_REG_ARM_COPROC_SHIFT 16
173
174/* Normal registers are mapped as coprocessor 16. */
175#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
176#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32))
177
178/* Some registers need more space to represent values. */
179#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
180#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
181#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
182#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
183#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
184#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
185
186/* AArch64 system registers */
187#define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT)
188#define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000
189#define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14
190#define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800
191#define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11
192#define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780
193#define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7
194#define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078
195#define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3
196#define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007
197#define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0
198
39735a3a
AP
199#define ARM64_SYS_REG_SHIFT_MASK(x,n) \
200 (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
201 KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
202
203#define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
204 (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
205 ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
206 ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
207 ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
208 ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
209 ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
210
211#define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
212
5c5196da
CD
213/* Physical Timer EL0 Registers */
214#define KVM_REG_ARM_PTIMER_CTL ARM64_SYS_REG(3, 3, 14, 2, 1)
215#define KVM_REG_ARM_PTIMER_CVAL ARM64_SYS_REG(3, 3, 14, 2, 2)
216#define KVM_REG_ARM_PTIMER_CNT ARM64_SYS_REG(3, 3, 14, 0, 1)
217
218/* EL0 Virtual Timer Registers */
39735a3a
AP
219#define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1)
220#define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2)
221#define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2)
222
85bd0ba1
MZ
223/* KVM-as-firmware specific pseudo-registers */
224#define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT)
225#define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \
226 KVM_REG_ARM_FW | ((r) & 0xffff))
227#define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0)
228
e1c9c983
DM
229/* SVE registers */
230#define KVM_REG_ARM64_SVE (0x15 << KVM_REG_ARM_COPROC_SHIFT)
231
232/* Z- and P-regs occupy blocks at the following offsets within this range: */
233#define KVM_REG_ARM64_SVE_ZREG_BASE 0
234#define KVM_REG_ARM64_SVE_PREG_BASE 0x400
235
236#define KVM_REG_ARM64_SVE_ZREG(n, i) (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | \
237 KVM_REG_ARM64_SVE_ZREG_BASE | \
238 KVM_REG_SIZE_U2048 | \
239 ((n) << 5) | (i))
240#define KVM_REG_ARM64_SVE_PREG(n, i) (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | \
241 KVM_REG_ARM64_SVE_PREG_BASE | \
242 KVM_REG_SIZE_U256 | \
243 ((n) << 5) | (i))
244#define KVM_REG_ARM64_SVE_FFR(i) KVM_REG_ARM64_SVE_PREG(16, i)
245
2a2f3e26
CD
246/* Device Control API: ARM VGIC */
247#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
248#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
249#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
250#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
251#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
94574c94
VK
252#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
253#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
254 (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
2a2f3e26
CD
255#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
256#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
d017d7b0 257#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
a98f26f1 258#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
065c0034 259#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
94574c94 260#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
d017d7b0 261#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
e96a006c 262#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
876ae234 263#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
e96a006c
VK
264#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
265#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
266 (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
267#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
268#define VGIC_LEVEL_INFO_LINE_LEVEL 0
d017d7b0 269
3b65808f
EA
270#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
271#define KVM_DEV_ARM_ITS_SAVE_TABLES 1
272#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
28077125 273#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
3eb4271b 274#define KVM_DEV_ARM_ITS_CTRL_RESET 4
2a2f3e26 275
bb0c70bc
SZ
276/* Device Control API on vcpu fd */
277#define KVM_ARM_VCPU_PMU_V3_CTRL 0
278#define KVM_ARM_VCPU_PMU_V3_IRQ 0
279#define KVM_ARM_VCPU_PMU_V3_INIT 1
99a1db7a
CD
280#define KVM_ARM_VCPU_TIMER_CTRL 1
281#define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
282#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
bb0c70bc 283
54f81d0e
MZ
284/* KVM_IRQ_LINE irq field index values */
285#define KVM_ARM_IRQ_TYPE_SHIFT 24
286#define KVM_ARM_IRQ_TYPE_MASK 0xff
287#define KVM_ARM_IRQ_VCPU_SHIFT 16
288#define KVM_ARM_IRQ_VCPU_MASK 0xff
289#define KVM_ARM_IRQ_NUM_SHIFT 0
290#define KVM_ARM_IRQ_NUM_MASK 0xffff
291
292/* irq_type field */
293#define KVM_ARM_IRQ_TYPE_CPU 0
294#define KVM_ARM_IRQ_TYPE_SPI 1
295#define KVM_ARM_IRQ_TYPE_PPI 2
296
297/* out-of-kernel GIC cpu interrupt injection irq_number field */
298#define KVM_ARM_IRQ_CPU_IRQ 0
299#define KVM_ARM_IRQ_CPU_FIQ 1
300
fd1d0ddf
AP
301/*
302 * This used to hold the highest supported SPI, but it is now obsolete
303 * and only here to provide source code level compatibility with older
304 * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
305 */
306#ifndef __KERNEL__
54f81d0e 307#define KVM_ARM_IRQ_GIC_MAX 127
fd1d0ddf 308#endif
54f81d0e 309
174178fe
EA
310/* One single KVM irqchip, ie. the VGIC */
311#define KVM_NR_IRQCHIPS 1
312
dcd2e40c
MZ
313/* PSCI interface */
314#define KVM_PSCI_FN_BASE 0x95c1ba5e
315#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
316
317#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
318#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
319#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
320#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
321
7d0f84aa
AP
322#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
323#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
324#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
325#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
dcd2e40c 326
54f81d0e
MZ
327#endif
328
329#endif /* __ARM_KVM_H__ */