]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/perf: fix whitelist on Gen10+
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
78b36b10 28#include <linux/bitfield.h>
09b434d4
JN
29#include <linux/bits.h>
30
1aa920ea
JN
31/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
38 * ''''''
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
baa09e7d
JN
65 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
1aa920ea 70 *
09b434d4 71 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
1aa920ea
JN
72 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
82 * ''''''
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
100 * ''''''''
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
09b434d4
JN
109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
baa09e7d
JN
111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
1aa920ea
JN
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
09b434d4
JN
119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
591d4dc4 129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
09b434d4
JN
130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
591d4dc4
JN
143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
09b434d4
JN
145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
baa09e7d
JN
147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
78b36b10
JN
152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
affa22b5 156 *
baa09e7d
JN
157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
78b36b10
JN
159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
baa09e7d
JN
162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
ab7529f2 164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
baa09e7d
JN
165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
ab7529f2 167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
78b36b10
JN
168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
f0f59a00 181typedef struct {
739f3abd 182 u32 reg;
f0f59a00
VS
183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
739f3abd 189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
f0f59a00
VS
190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
ed5eb1b7
JN
204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
e67005e5
JN
210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
ce64645d
JN
223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
e67005e5
JN
225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
8d97b4a9
JN
228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 245
a7c0149f
JN
246/*
247 * Device info offset array based helpers for groups of registers with unevenly
248 * spaced base offsets.
249 */
a0f04cc2
JN
250#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
251 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
ed5eb1b7 252 DISPLAY_MMIO_BASE(dev_priv))
a0f04cc2
JN
253#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
254 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
ed5eb1b7 255 DISPLAY_MMIO_BASE(dev_priv))
a0f04cc2
JN
256#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
257 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
ed5eb1b7 258 DISPLAY_MMIO_BASE(dev_priv))
a7c0149f 259
5ee4a7a6 260#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
261#define _MASKED_FIELD(mask, value) ({ \
262 if (__builtin_constant_p(mask)) \
263 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
264 if (__builtin_constant_p(value)) \
265 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
266 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & ~(mask), \
268 "Incorrect value for mask"); \
5ee4a7a6 269 __MASKED_FIELD(mask, value); })
98533251
DL
270#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
271#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
272
237ae7c7 273/* Engine ID */
98533251 274
8a68d464
CW
275#define RCS0_HW 0
276#define VCS0_HW 1
277#define BCS0_HW 2
278#define VECS0_HW 3
279#define VCS1_HW 4
280#define VCS2_HW 6
281#define VCS3_HW 7
282#define VECS1_HW 12
6b26c86d 283
0908180b
DCS
284/* Engine class */
285
286#define RENDER_CLASS 0
287#define VIDEO_DECODE_CLASS 1
288#define VIDEO_ENHANCEMENT_CLASS 2
289#define COPY_ENGINE_CLASS 3
290#define OTHER_CLASS 4
b46a33e2
TU
291#define MAX_ENGINE_CLASS 4
292
54c52a84 293#define OTHER_GUC_INSTANCE 0
d02b98b8 294#define OTHER_GTPM_INSTANCE 1
022d3093 295#define MAX_ENGINE_INSTANCE 3
0908180b 296
585fb111
JB
297/* PCI config space */
298
e10fa551
JL
299#define MCHBAR_I915 0x44
300#define MCHBAR_I965 0x48
301#define MCHBAR_SIZE (4 * 4096)
302
303#define DEVEN 0x54
304#define DEVEN_MCHBAR_EN (1 << 28)
305
40006c43 306/* BSM in include/drm/i915_drm.h */
e10fa551 307
1b1d2716
VS
308#define HPLLCC 0xc0 /* 85x only */
309#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
310#define GC_CLOCK_133_200 (0 << 0)
311#define GC_CLOCK_100_200 (1 << 0)
312#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
313#define GC_CLOCK_133_266 (3 << 0)
314#define GC_CLOCK_133_200_2 (4 << 0)
315#define GC_CLOCK_133_266_2 (5 << 0)
316#define GC_CLOCK_166_266 (6 << 0)
317#define GC_CLOCK_166_250 (7 << 0)
318
e10fa551
JL
319#define I915_GDRST 0xc0 /* PCI config register */
320#define GRDOM_FULL (0 << 2)
321#define GRDOM_RENDER (1 << 2)
322#define GRDOM_MEDIA (3 << 2)
323#define GRDOM_MASK (3 << 2)
324#define GRDOM_RESET_STATUS (1 << 1)
325#define GRDOM_RESET_ENABLE (1 << 0)
326
8fdded82
VS
327/* BSpec only has register offset, PCI device and bit found empirically */
328#define I830_CLOCK_GATE 0xc8 /* device 0 */
329#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
330
e10fa551
JL
331#define GCDGMBUS 0xcc
332
f97108d1 333#define GCFGC2 0xda
585fb111
JB
334#define GCFGC 0xf0 /* 915+ only */
335#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
336#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 337#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
338#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
339#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
340#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
341#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
342#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
343#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 344#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
345#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
346#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
347#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
348#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
349#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
350#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
351#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
352#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
353#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
354#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
355#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
356#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
357#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
358#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
359#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
360#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
361#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
362#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
363#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 364
e10fa551
JL
365#define ASLE 0xe4
366#define ASLS 0xfc
367
368#define SWSCI 0xe8
369#define SWSCI_SCISEL (1 << 15)
370#define SWSCI_GSSCIE (1 << 0)
371
372#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 373
585fb111 374
f0f59a00 375#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
376#define ILK_GRDOM_FULL (0 << 1)
377#define ILK_GRDOM_RENDER (1 << 1)
378#define ILK_GRDOM_MEDIA (3 << 1)
379#define ILK_GRDOM_MASK (3 << 1)
380#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 381
f0f59a00 382#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 383#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
384#define GEN6_MBC_SNPCR_MASK (3 << 21)
385#define GEN6_MBC_SNPCR_MAX (0 << 21)
386#define GEN6_MBC_SNPCR_MED (1 << 21)
387#define GEN6_MBC_SNPCR_LOW (2 << 21)
388#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 389
f0f59a00
VS
390#define VLV_G3DCTL _MMIO(0x9024)
391#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 392
f0f59a00 393#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
394#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
395#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
396#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
397#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
398#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
399
f0f59a00 400#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
401#define GEN6_GRDOM_FULL (1 << 0)
402#define GEN6_GRDOM_RENDER (1 << 1)
403#define GEN6_GRDOM_MEDIA (1 << 2)
404#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 405#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 406#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 407#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
408/* GEN11 changed all bit defs except for FULL & RENDER */
409#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
410#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
411#define GEN11_GRDOM_BLT (1 << 2)
412#define GEN11_GRDOM_GUC (1 << 3)
413#define GEN11_GRDOM_MEDIA (1 << 5)
414#define GEN11_GRDOM_MEDIA2 (1 << 6)
415#define GEN11_GRDOM_MEDIA3 (1 << 7)
416#define GEN11_GRDOM_MEDIA4 (1 << 8)
417#define GEN11_GRDOM_VECS (1 << 13)
418#define GEN11_GRDOM_VECS2 (1 << 14)
f513ac76
OM
419#define GEN11_GRDOM_SFC0 (1 << 17)
420#define GEN11_GRDOM_SFC1 (1 << 18)
421
422#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
423#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
424
425#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
426#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
427#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
428#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
429#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
430
431#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
432#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
433#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
434#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
435#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
436#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
cff458c2 437
baba6e57
DCS
438#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
439#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
440#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
5eb719cd
DV
441#define PP_DIR_DCLV_2G 0xffffffff
442
6d425728
CW
443#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
444#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
94e409c1 445
f0f59a00 446#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
447#define GEN8_RPCS_ENABLE (1 << 31)
448#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
449#define GEN8_RPCS_S_CNT_SHIFT 15
450#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
b212f0a4
TU
451#define GEN11_RPCS_S_CNT_SHIFT 12
452#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
0cea6502
JM
453#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
454#define GEN8_RPCS_SS_CNT_SHIFT 8
455#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
456#define GEN8_RPCS_EU_MAX_SHIFT 4
457#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
458#define GEN8_RPCS_EU_MIN_SHIFT 0
459#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
460
f89823c2
LL
461#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
462/* HSW only */
463#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
464#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
465#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
466#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
467/* HSW+ */
468#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
469#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
470#define HSW_RCS_INHIBIT (1 << 8)
471/* Gen8 */
472#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
473#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
474#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
475#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
476#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
477#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
478#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
479#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
480#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
481#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
482
f0f59a00 483#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
484#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
485#define ECOCHK_SNB_BIT (1 << 10)
486#define ECOCHK_DIS_TLB (1 << 8)
487#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
488#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
489#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
490#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
491#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
492#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
493#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
494#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 495
f0f59a00 496#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
497#define ECOBITS_SNB_BIT (1 << 13)
498#define ECOBITS_PPGTT_CACHE64B (3 << 8)
499#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 500
f0f59a00 501#define GAB_CTL _MMIO(0x24000)
5ee8ee86 502#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 503
f0f59a00 504#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
505#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
506#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
507#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
508#define GEN6_STOLEN_RESERVED_1M (0 << 4)
509#define GEN6_STOLEN_RESERVED_512K (1 << 4)
510#define GEN6_STOLEN_RESERVED_256K (2 << 4)
511#define GEN6_STOLEN_RESERVED_128K (3 << 4)
512#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
513#define GEN7_STOLEN_RESERVED_1M (0 << 5)
514#define GEN7_STOLEN_RESERVED_256K (1 << 5)
515#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
516#define GEN8_STOLEN_RESERVED_1M (0 << 7)
517#define GEN8_STOLEN_RESERVED_2M (1 << 7)
518#define GEN8_STOLEN_RESERVED_4M (2 << 7)
519#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 520#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 521#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 522
585fb111
JB
523/* VGA stuff */
524
525#define VGA_ST01_MDA 0x3ba
526#define VGA_ST01_CGA 0x3da
527
f0f59a00 528#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
529#define VGA_MSR_WRITE 0x3c2
530#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
531#define VGA_MSR_MEM_EN (1 << 1)
532#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 533
5434fd92 534#define VGA_SR_INDEX 0x3c4
f930ddd0 535#define SR01 1
5434fd92 536#define VGA_SR_DATA 0x3c5
585fb111
JB
537
538#define VGA_AR_INDEX 0x3c0
5ee8ee86 539#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
540#define VGA_AR_DATA_WRITE 0x3c0
541#define VGA_AR_DATA_READ 0x3c1
542
543#define VGA_GR_INDEX 0x3ce
544#define VGA_GR_DATA 0x3cf
545/* GR05 */
546#define VGA_GR_MEM_READ_MODE_SHIFT 3
547#define VGA_GR_MEM_READ_MODE_PLANE 1
548/* GR06 */
549#define VGA_GR_MEM_MODE_MASK 0xc
550#define VGA_GR_MEM_MODE_SHIFT 2
551#define VGA_GR_MEM_A0000_AFFFF 0
552#define VGA_GR_MEM_A0000_BFFFF 1
553#define VGA_GR_MEM_B0000_B7FFF 2
554#define VGA_GR_MEM_B0000_BFFFF 3
555
556#define VGA_DACMASK 0x3c6
557#define VGA_DACRX 0x3c7
558#define VGA_DACWX 0x3c8
559#define VGA_DACDATA 0x3c9
560
561#define VGA_CR_INDEX_MDA 0x3b4
562#define VGA_CR_DATA_MDA 0x3b5
563#define VGA_CR_INDEX_CGA 0x3d4
564#define VGA_CR_DATA_CGA 0x3d5
565
f0f59a00
VS
566#define MI_PREDICATE_SRC0 _MMIO(0x2400)
567#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
568#define MI_PREDICATE_SRC1 _MMIO(0x2408)
569#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 570
f0f59a00 571#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
572#define LOWER_SLICE_ENABLED (1 << 0)
573#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 574
5947de9b
BV
575/*
576 * Registers used only by the command parser
577 */
f0f59a00
VS
578#define BCS_SWCTRL _MMIO(0x22200)
579
580#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
581#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
582#define HS_INVOCATION_COUNT _MMIO(0x2300)
583#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
584#define DS_INVOCATION_COUNT _MMIO(0x2308)
585#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
586#define IA_VERTICES_COUNT _MMIO(0x2310)
587#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
588#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
589#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
590#define VS_INVOCATION_COUNT _MMIO(0x2320)
591#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
592#define GS_INVOCATION_COUNT _MMIO(0x2328)
593#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
594#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
595#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
596#define CL_INVOCATION_COUNT _MMIO(0x2338)
597#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
598#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
599#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
600#define PS_INVOCATION_COUNT _MMIO(0x2348)
601#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
602#define PS_DEPTH_COUNT _MMIO(0x2350)
603#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
604
605/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
606#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
607#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 608
f0f59a00
VS
609#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
610#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 611
f0f59a00
VS
612#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
613#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
614#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
615#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
616#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
617#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 618
f0f59a00
VS
619#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
620#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
621#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 622
1b85066b
JJ
623/* There are the 16 64-bit CS General Purpose Registers */
624#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
625#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
626
a941795a 627#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
628#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
629#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
630#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
631#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
632#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
633#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
634#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
635#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
636#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
637#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
638#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
639#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 640#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
641#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
642#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
643
644#define GEN8_OACTXID _MMIO(0x2364)
645
19f81df2 646#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
647#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
648#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
649#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
650#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 651
d7965152 652#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
653#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
654#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
655#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
656#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 657#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
658#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
659#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
660
661#define GEN8_OACTXCONTROL _MMIO(0x2360)
662#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
663#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
664#define GEN8_OA_TIMER_ENABLE (1 << 1)
665#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
666
667#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
668#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
669#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
670#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
671#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 672
19f81df2 673#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 674#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 675#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
676
677#define GEN7_OASTATUS1 _MMIO(0x2364)
678#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
679#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
680#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
681#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
682
683#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
684#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
685#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
686
687#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
688#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
689#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
690#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
691#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
692
693#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 694#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 695#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 696#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 697
5ee8ee86
PZ
698#define OABUFFER_SIZE_128K (0 << 3)
699#define OABUFFER_SIZE_256K (1 << 3)
700#define OABUFFER_SIZE_512K (2 << 3)
701#define OABUFFER_SIZE_1M (3 << 3)
702#define OABUFFER_SIZE_2M (4 << 3)
703#define OABUFFER_SIZE_4M (5 << 3)
704#define OABUFFER_SIZE_8M (6 << 3)
705#define OABUFFER_SIZE_16M (7 << 3)
d7965152 706
19f81df2
RB
707/*
708 * Flexible, Aggregate EU Counter Registers.
709 * Note: these aren't contiguous
710 */
d7965152 711#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
712#define EU_PERF_CNTL1 _MMIO(0xe558)
713#define EU_PERF_CNTL2 _MMIO(0xe658)
714#define EU_PERF_CNTL3 _MMIO(0xe758)
715#define EU_PERF_CNTL4 _MMIO(0xe45c)
716#define EU_PERF_CNTL5 _MMIO(0xe55c)
717#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 718
d7965152
RB
719/*
720 * OA Boolean state
721 */
722
d7965152
RB
723#define OASTARTTRIG1 _MMIO(0x2710)
724#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
725#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
726
727#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
728#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
729#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
730#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
731#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
732#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
733#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
734#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
735#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
736#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
737#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
738#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
739#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
740#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
741#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
742#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
743#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
744#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
745#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
746#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
747#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
748#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
749#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
750#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
751#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
752#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
753#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
754#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
755#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
756#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
757
758#define OASTARTTRIG3 _MMIO(0x2718)
759#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
760#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
761#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
762#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
763#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
764#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
765#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
766#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
767#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
768
769#define OASTARTTRIG4 _MMIO(0x271c)
770#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
771#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
772#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
773#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
774#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
775#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
776#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
777#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
778#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
779
780#define OASTARTTRIG5 _MMIO(0x2720)
781#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
782#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
783
784#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
785#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
786#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
787#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
788#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
789#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
790#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
791#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
792#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
793#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
794#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
795#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
796#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
797#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
798#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
799#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
800#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
801#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
802#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
803#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
804#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
805#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
806#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
807#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
808#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
809#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
810#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
811#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
812#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
813#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
814
815#define OASTARTTRIG7 _MMIO(0x2728)
816#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
817#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
818#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
819#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
820#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
821#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
822#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
823#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
824#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
825
826#define OASTARTTRIG8 _MMIO(0x272c)
827#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
828#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
829#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
830#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
831#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
832#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
833#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
834#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
835#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
836
7853d92e
LL
837#define OAREPORTTRIG1 _MMIO(0x2740)
838#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
839#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
840
841#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
842#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
843#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
844#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
845#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
846#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
847#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
848#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
849#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
850#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
851#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
852#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
853#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
854#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
855#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
856#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
857#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
858#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
859#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
860#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
861#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
862#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
863#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
864#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
865#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
866#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
867
868#define OAREPORTTRIG3 _MMIO(0x2748)
869#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
870#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
871#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
872#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
873#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
874#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
875#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
876#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
877#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
878
879#define OAREPORTTRIG4 _MMIO(0x274c)
880#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
881#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
882#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
883#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
884#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
885#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
886#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
887#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
888#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
889
890#define OAREPORTTRIG5 _MMIO(0x2750)
891#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
892#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
893
894#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
895#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
896#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
897#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
898#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
899#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
900#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
901#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
902#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
903#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
904#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
905#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
906#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
907#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
908#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
909#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
910#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
911#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
912#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
913#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
914#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
915#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
916#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
917#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
918#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
919#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
920
921#define OAREPORTTRIG7 _MMIO(0x2758)
922#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
923#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
924#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
925#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
926#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
927#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
928#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
929#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
930#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
931
932#define OAREPORTTRIG8 _MMIO(0x275c)
933#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
934#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
935#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
936#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
937#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
938#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
939#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
940#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
941#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
942
d7965152
RB
943/* CECX_0 */
944#define OACEC_COMPARE_LESS_OR_EQUAL 6
945#define OACEC_COMPARE_NOT_EQUAL 5
946#define OACEC_COMPARE_LESS_THAN 4
947#define OACEC_COMPARE_GREATER_OR_EQUAL 3
948#define OACEC_COMPARE_EQUAL 2
949#define OACEC_COMPARE_GREATER_THAN 1
950#define OACEC_COMPARE_ANY_EQUAL 0
951
952#define OACEC_COMPARE_VALUE_MASK 0xffff
953#define OACEC_COMPARE_VALUE_SHIFT 3
954
5ee8ee86
PZ
955#define OACEC_SELECT_NOA (0 << 19)
956#define OACEC_SELECT_PREV (1 << 19)
957#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
958
959/* CECX_1 */
960#define OACEC_MASK_MASK 0xffff
961#define OACEC_CONSIDERATIONS_MASK 0xffff
962#define OACEC_CONSIDERATIONS_SHIFT 16
963
964#define OACEC0_0 _MMIO(0x2770)
965#define OACEC0_1 _MMIO(0x2774)
966#define OACEC1_0 _MMIO(0x2778)
967#define OACEC1_1 _MMIO(0x277c)
968#define OACEC2_0 _MMIO(0x2780)
969#define OACEC2_1 _MMIO(0x2784)
970#define OACEC3_0 _MMIO(0x2788)
971#define OACEC3_1 _MMIO(0x278c)
972#define OACEC4_0 _MMIO(0x2790)
973#define OACEC4_1 _MMIO(0x2794)
974#define OACEC5_0 _MMIO(0x2798)
975#define OACEC5_1 _MMIO(0x279c)
976#define OACEC6_0 _MMIO(0x27a0)
977#define OACEC6_1 _MMIO(0x27a4)
978#define OACEC7_0 _MMIO(0x27a8)
979#define OACEC7_1 _MMIO(0x27ac)
980
f89823c2
LL
981/* OA perf counters */
982#define OA_PERFCNT1_LO _MMIO(0x91B8)
983#define OA_PERFCNT1_HI _MMIO(0x91BC)
984#define OA_PERFCNT2_LO _MMIO(0x91C0)
985#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
986#define OA_PERFCNT3_LO _MMIO(0x91C8)
987#define OA_PERFCNT3_HI _MMIO(0x91CC)
988#define OA_PERFCNT4_LO _MMIO(0x91D8)
989#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
990
991#define OA_PERFMATRIX_LO _MMIO(0x91C8)
992#define OA_PERFMATRIX_HI _MMIO(0x91CC)
993
994/* RPM unit config (Gen8+) */
995#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
996#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
997#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
998#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
999#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
1000#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1001#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1002#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1003#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1004#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1005#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
1006#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1007#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1008
f89823c2 1009#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 1010#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 1011
dab91783
LL
1012/* GPM unit config (Gen9+) */
1013#define CTC_MODE _MMIO(0xA26C)
1014#define CTC_SOURCE_PARAMETER_MASK 1
1015#define CTC_SOURCE_CRYSTAL_CLOCK 0
1016#define CTC_SOURCE_DIVIDE_LOGIC 1
1017#define CTC_SHIFT_PARAMETER_SHIFT 1
1018#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1019
5888576b
LL
1020/* RCP unit config (Gen8+) */
1021#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 1022
a54b19f1
LL
1023/* NOA (HSW) */
1024#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1025#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1026#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1027#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1028#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1029#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1030#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1031#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1032#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1033#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1034
1035#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1036
f89823c2
LL
1037/* NOA (Gen8+) */
1038#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1039
1040#define MICRO_BP0_0 _MMIO(0x9800)
1041#define MICRO_BP0_2 _MMIO(0x9804)
1042#define MICRO_BP0_1 _MMIO(0x9808)
1043
1044#define MICRO_BP1_0 _MMIO(0x980C)
1045#define MICRO_BP1_2 _MMIO(0x9810)
1046#define MICRO_BP1_1 _MMIO(0x9814)
1047
1048#define MICRO_BP2_0 _MMIO(0x9818)
1049#define MICRO_BP2_2 _MMIO(0x981C)
1050#define MICRO_BP2_1 _MMIO(0x9820)
1051
1052#define MICRO_BP3_0 _MMIO(0x9824)
1053#define MICRO_BP3_2 _MMIO(0x9828)
1054#define MICRO_BP3_1 _MMIO(0x982C)
1055
1056#define MICRO_BP_TRIGGER _MMIO(0x9830)
1057#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1058#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1059#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1060
1061#define GDT_CHICKEN_BITS _MMIO(0x9840)
1062#define GT_NOA_ENABLE 0x00000080
1063
1064#define NOA_DATA _MMIO(0x986C)
1065#define NOA_WRITE _MMIO(0x9888)
bf210f6c 1066#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
180b813c 1067
220375aa
BV
1068#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1069#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1070#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1071
dc96e9b8
CW
1072/*
1073 * Reset registers
1074 */
f0f59a00 1075#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
1076#define DEBUG_RESET_FULL (1 << 7)
1077#define DEBUG_RESET_RENDER (1 << 8)
1078#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 1079
57f350b6 1080/*
5a09ae9f
JN
1081 * IOSF sideband
1082 */
f0f59a00 1083#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1084#define IOSF_DEVFN_SHIFT 24
1085#define IOSF_OPCODE_SHIFT 16
1086#define IOSF_PORT_SHIFT 8
1087#define IOSF_BYTE_ENABLES_SHIFT 4
1088#define IOSF_BAR_SHIFT 1
5ee8ee86 1089#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
1090#define IOSF_PORT_BUNIT 0x03
1091#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1092#define IOSF_PORT_NC 0x11
1093#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1094#define IOSF_PORT_GPIO_NC 0x13
1095#define IOSF_PORT_CCK 0x14
4688d45f
JN
1096#define IOSF_PORT_DPIO_2 0x1a
1097#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1098#define IOSF_PORT_GPIO_SC 0x48
1099#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1100#define IOSF_PORT_CCU 0xa9
7071af97
JN
1101#define CHV_IOSF_PORT_GPIO_N 0x13
1102#define CHV_IOSF_PORT_GPIO_SE 0x48
1103#define CHV_IOSF_PORT_GPIO_E 0xa8
1104#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1105#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1106#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1107
30a970c6
JB
1108/* See configdb bunit SB addr map */
1109#define BUNIT_REG_BISOC 0x11
1110
5e0b6697
VS
1111/* PUNIT_REG_*SSPM0 */
1112#define _SSPM0_SSC(val) ((val) << 0)
1113#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1114#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1115#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1116#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1117#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1118#define _SSPM0_SSS(val) ((val) << 24)
1119#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1120#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1121#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1122#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1123#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1124
1125/* PUNIT_REG_*SSPM1 */
1126#define SSPM1_FREQSTAT_SHIFT 24
1127#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1128#define SSPM1_FREQGUAR_SHIFT 8
1129#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1130#define SSPM1_FREQ_SHIFT 0
1131#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1132
1133#define PUNIT_REG_VEDSSPM0 0x32
1134#define PUNIT_REG_VEDSSPM1 0x33
1135
c11b813f 1136#define PUNIT_REG_DSPSSPM 0x36
383c5a6a
VS
1137#define DSPFREQSTAT_SHIFT_CHV 24
1138#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1139#define DSPFREQGUAR_SHIFT_CHV 8
1140#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1141#define DSPFREQSTAT_SHIFT 30
1142#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1143#define DSPFREQGUAR_SHIFT 14
1144#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1145#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1146#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1147#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1148#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1149#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1150#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1151#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1152#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1153#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1154#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1155#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1156#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1157#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1158#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1159#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1160
5e0b6697
VS
1161#define PUNIT_REG_ISPSSPM0 0x39
1162#define PUNIT_REG_ISPSSPM1 0x3a
1163
c3fdb9d8 1164/*
438b8dc4
ID
1165 * i915_power_well_id:
1166 *
4739a9d2
ID
1167 * IDs used to look up power wells. Power wells accessed directly bypassing
1168 * the power domains framework must be assigned a unique ID. The rest of power
1169 * wells must be assigned DISP_PW_ID_NONE.
438b8dc4
ID
1170 */
1171enum i915_power_well_id {
4739a9d2
ID
1172 DISP_PW_ID_NONE,
1173
2183b499
ID
1174 VLV_DISP_PW_DISP2D,
1175 BXT_DISP_PW_DPIO_CMN_A,
1176 VLV_DISP_PW_DPIO_CMN_BC,
1177 GLK_DISP_PW_DPIO_CMN_C,
1178 CHV_DISP_PW_DPIO_CMN_D,
4739a9d2
ID
1179 HSW_DISP_PW_GLOBAL,
1180 SKL_DISP_PW_MISC_IO,
1181 SKL_DISP_PW_1,
94dd5138
S
1182 SKL_DISP_PW_2,
1183};
1184
02f4c9e0
CML
1185#define PUNIT_REG_PWRGT_CTRL 0x60
1186#define PUNIT_REG_PWRGT_STATUS 0x61
d13dd05a
ID
1187#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1188#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1189#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1190#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1191#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1192
1193#define PUNIT_PWGT_IDX_RENDER 0
1194#define PUNIT_PWGT_IDX_MEDIA 1
1195#define PUNIT_PWGT_IDX_DISP2D 3
1196#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1197#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1198#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1199#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1200#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1201#define PUNIT_PWGT_IDX_DPIO_RX0 10
1202#define PUNIT_PWGT_IDX_DPIO_RX1 11
1203#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
02f4c9e0 1204
5a09ae9f
JN
1205#define PUNIT_REG_GPU_LFM 0xd3
1206#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1207#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1208#define GPLLENABLE (1 << 4)
1209#define GENFREQSTATUS (1 << 0)
5a09ae9f 1210#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1211#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1212
1213#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1214#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1215
095acd5f
D
1216#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1217#define FB_GFX_FREQ_FUSE_MASK 0xff
1218#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1219#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1220#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1221
1222#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1223#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1224
fc1ac8de
VS
1225#define PUNIT_REG_DDR_SETUP2 0x139
1226#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1227#define FORCE_DDR_LOW_FREQ (1 << 1)
1228#define FORCE_DDR_HIGH_FREQ (1 << 0)
1229
2b6b3a09
D
1230#define PUNIT_GPU_STATUS_REG 0xdb
1231#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1232#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1233#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1234#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1235
1236#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1237#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1238#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1239
5a09ae9f
JN
1240#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1241#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1242#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1243#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1244#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1245#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1246#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1247#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1248#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1249#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1250
af7187b7
PZ
1251#define VLV_TURBO_SOC_OVERRIDE 0x04
1252#define VLV_OVERRIDE_EN 1
1253#define VLV_SOC_TDP_EN (1 << 1)
1254#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1255#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1256
be4fc046 1257/* vlv2 north clock has */
24eb2d59
CML
1258#define CCK_FUSE_REG 0x8
1259#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1260#define CCK_REG_DSI_PLL_FUSE 0x44
1261#define CCK_REG_DSI_PLL_CONTROL 0x48
1262#define DSI_PLL_VCO_EN (1 << 31)
1263#define DSI_PLL_LDO_GATE (1 << 30)
1264#define DSI_PLL_P1_POST_DIV_SHIFT 17
1265#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1266#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1267#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1268#define DSI_PLL_MUX_MASK (3 << 9)
1269#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1270#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1271#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1272#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1273#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1274#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1275#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1276#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1277#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1278#define DSI_PLL_LOCK (1 << 0)
1279#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1280#define DSI_PLL_LFSR (1 << 31)
1281#define DSI_PLL_FRACTION_EN (1 << 30)
1282#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1283#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1284#define DSI_PLL_USYNC_CNT_SHIFT 18
1285#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1286#define DSI_PLL_N1_DIV_SHIFT 16
1287#define DSI_PLL_N1_DIV_MASK (3 << 16)
1288#define DSI_PLL_M1_DIV_SHIFT 0
1289#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1290#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1291#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1292#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1293#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1294#define CCK_TRUNK_FORCE_ON (1 << 17)
1295#define CCK_TRUNK_FORCE_OFF (1 << 16)
1296#define CCK_FREQUENCY_STATUS (0x1f << 8)
1297#define CCK_FREQUENCY_STATUS_SHIFT 8
1298#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1299
f38861b8 1300/* DPIO registers */
5a09ae9f 1301#define DPIO_DEVFN 0
5a09ae9f 1302
f0f59a00 1303#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1304#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1305#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1306#define DPIO_SFR_BYPASS (1 << 1)
1307#define DPIO_CMNRST (1 << 0)
57f350b6 1308
e4607fcf
CML
1309#define DPIO_PHY(pipe) ((pipe) >> 1)
1310#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1311
598fac6b
DV
1312/*
1313 * Per pipe/PLL DPIO regs
1314 */
ab3c759a 1315#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1316#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1317#define DPIO_POST_DIV_DAC 0
1318#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1319#define DPIO_POST_DIV_LVDS1 2
1320#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1321#define DPIO_K_SHIFT (24) /* 4 bits */
1322#define DPIO_P1_SHIFT (21) /* 3 bits */
1323#define DPIO_P2_SHIFT (16) /* 5 bits */
1324#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1325#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1326#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1327#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1328#define _VLV_PLL_DW3_CH1 0x802c
1329#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1330
ab3c759a 1331#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1332#define DPIO_REFSEL_OVERRIDE 27
1333#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1334#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1335#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1336#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1337#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1338#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1339#define _VLV_PLL_DW5_CH1 0x8034
1340#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1341
ab3c759a
CML
1342#define _VLV_PLL_DW7_CH0 0x801c
1343#define _VLV_PLL_DW7_CH1 0x803c
1344#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1345
ab3c759a
CML
1346#define _VLV_PLL_DW8_CH0 0x8040
1347#define _VLV_PLL_DW8_CH1 0x8060
1348#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1349
ab3c759a
CML
1350#define VLV_PLL_DW9_BCAST 0xc044
1351#define _VLV_PLL_DW9_CH0 0x8044
1352#define _VLV_PLL_DW9_CH1 0x8064
1353#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1354
ab3c759a
CML
1355#define _VLV_PLL_DW10_CH0 0x8048
1356#define _VLV_PLL_DW10_CH1 0x8068
1357#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1358
ab3c759a
CML
1359#define _VLV_PLL_DW11_CH0 0x804c
1360#define _VLV_PLL_DW11_CH1 0x806c
1361#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1362
ab3c759a
CML
1363/* Spec for ref block start counts at DW10 */
1364#define VLV_REF_DW13 0x80ac
598fac6b 1365
ab3c759a 1366#define VLV_CMN_DW0 0x8100
dc96e9b8 1367
598fac6b
DV
1368/*
1369 * Per DDI channel DPIO regs
1370 */
1371
ab3c759a
CML
1372#define _VLV_PCS_DW0_CH0 0x8200
1373#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1374#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1375#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1376#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1377#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1378#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1379
97fd4d5c
VS
1380#define _VLV_PCS01_DW0_CH0 0x200
1381#define _VLV_PCS23_DW0_CH0 0x400
1382#define _VLV_PCS01_DW0_CH1 0x2600
1383#define _VLV_PCS23_DW0_CH1 0x2800
1384#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1385#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1386
ab3c759a
CML
1387#define _VLV_PCS_DW1_CH0 0x8204
1388#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1389#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1390#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1391#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1392#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1393#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1394#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1395
97fd4d5c
VS
1396#define _VLV_PCS01_DW1_CH0 0x204
1397#define _VLV_PCS23_DW1_CH0 0x404
1398#define _VLV_PCS01_DW1_CH1 0x2604
1399#define _VLV_PCS23_DW1_CH1 0x2804
1400#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1401#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1402
ab3c759a
CML
1403#define _VLV_PCS_DW8_CH0 0x8220
1404#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1405#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1406#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1407#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1408
1409#define _VLV_PCS01_DW8_CH0 0x0220
1410#define _VLV_PCS23_DW8_CH0 0x0420
1411#define _VLV_PCS01_DW8_CH1 0x2620
1412#define _VLV_PCS23_DW8_CH1 0x2820
1413#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1414#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1415
1416#define _VLV_PCS_DW9_CH0 0x8224
1417#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1418#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1419#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1420#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1421#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1422#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1423#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1424#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1425
a02ef3c7
VS
1426#define _VLV_PCS01_DW9_CH0 0x224
1427#define _VLV_PCS23_DW9_CH0 0x424
1428#define _VLV_PCS01_DW9_CH1 0x2624
1429#define _VLV_PCS23_DW9_CH1 0x2824
1430#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1431#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1432
9d556c99
CML
1433#define _CHV_PCS_DW10_CH0 0x8228
1434#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1435#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1436#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1437#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1438#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1439#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1440#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1441#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1442#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1443#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1444
1966e59e
VS
1445#define _VLV_PCS01_DW10_CH0 0x0228
1446#define _VLV_PCS23_DW10_CH0 0x0428
1447#define _VLV_PCS01_DW10_CH1 0x2628
1448#define _VLV_PCS23_DW10_CH1 0x2828
1449#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1450#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1451
ab3c759a
CML
1452#define _VLV_PCS_DW11_CH0 0x822c
1453#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1454#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1455#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1456#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1457#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1458#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1459
570e2a74
VS
1460#define _VLV_PCS01_DW11_CH0 0x022c
1461#define _VLV_PCS23_DW11_CH0 0x042c
1462#define _VLV_PCS01_DW11_CH1 0x262c
1463#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1464#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1465#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1466
2e523e98
VS
1467#define _VLV_PCS01_DW12_CH0 0x0230
1468#define _VLV_PCS23_DW12_CH0 0x0430
1469#define _VLV_PCS01_DW12_CH1 0x2630
1470#define _VLV_PCS23_DW12_CH1 0x2830
1471#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1472#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1473
ab3c759a
CML
1474#define _VLV_PCS_DW12_CH0 0x8230
1475#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1476#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1477#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1478#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1479#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1480#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1481#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1482
1483#define _VLV_PCS_DW14_CH0 0x8238
1484#define _VLV_PCS_DW14_CH1 0x8438
1485#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1486
1487#define _VLV_PCS_DW23_CH0 0x825c
1488#define _VLV_PCS_DW23_CH1 0x845c
1489#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1490
1491#define _VLV_TX_DW2_CH0 0x8288
1492#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1493#define DPIO_SWING_MARGIN000_SHIFT 16
1494#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1495#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1496#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1497
1498#define _VLV_TX_DW3_CH0 0x828c
1499#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1500/* The following bit for CHV phy */
5ee8ee86 1501#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1502#define DPIO_SWING_MARGIN101_SHIFT 16
1503#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1504#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1505
1506#define _VLV_TX_DW4_CH0 0x8290
1507#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1508#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1509#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1510#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1511#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1512#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1513
1514#define _VLV_TX3_DW4_CH0 0x690
1515#define _VLV_TX3_DW4_CH1 0x2a90
1516#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1517
1518#define _VLV_TX_DW5_CH0 0x8294
1519#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1520#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1521#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1522
1523#define _VLV_TX_DW11_CH0 0x82ac
1524#define _VLV_TX_DW11_CH1 0x84ac
1525#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1526
1527#define _VLV_TX_DW14_CH0 0x82b8
1528#define _VLV_TX_DW14_CH1 0x84b8
1529#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1530
9d556c99
CML
1531/* CHV dpPhy registers */
1532#define _CHV_PLL_DW0_CH0 0x8000
1533#define _CHV_PLL_DW0_CH1 0x8180
1534#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1535
1536#define _CHV_PLL_DW1_CH0 0x8004
1537#define _CHV_PLL_DW1_CH1 0x8184
1538#define DPIO_CHV_N_DIV_SHIFT 8
1539#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1540#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1541
1542#define _CHV_PLL_DW2_CH0 0x8008
1543#define _CHV_PLL_DW2_CH1 0x8188
1544#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1545
1546#define _CHV_PLL_DW3_CH0 0x800c
1547#define _CHV_PLL_DW3_CH1 0x818c
1548#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1549#define DPIO_CHV_FIRST_MOD (0 << 8)
1550#define DPIO_CHV_SECOND_MOD (1 << 8)
1551#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1552#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1553#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1554
1555#define _CHV_PLL_DW6_CH0 0x8018
1556#define _CHV_PLL_DW6_CH1 0x8198
1557#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1558#define DPIO_CHV_INT_COEFF_SHIFT 8
1559#define DPIO_CHV_PROP_COEFF_SHIFT 0
1560#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1561
d3eee4ba
VP
1562#define _CHV_PLL_DW8_CH0 0x8020
1563#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1564#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1565#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1566#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1567
1568#define _CHV_PLL_DW9_CH0 0x8024
1569#define _CHV_PLL_DW9_CH1 0x81A4
1570#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1571#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1572#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1573#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1574
6669e39f
VS
1575#define _CHV_CMN_DW0_CH0 0x8100
1576#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1577#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1578#define DPIO_ALLDL_POWERDOWN (1 << 1)
1579#define DPIO_ANYDL_POWERDOWN (1 << 0)
1580
b9e5ac3c
VS
1581#define _CHV_CMN_DW5_CH0 0x8114
1582#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1583#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1584#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1585#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1586#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1587#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1588#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1589#define CHV_BUFLEFTENA1_MASK (3 << 22)
1590
9d556c99
CML
1591#define _CHV_CMN_DW13_CH0 0x8134
1592#define _CHV_CMN_DW0_CH1 0x8080
1593#define DPIO_CHV_S1_DIV_SHIFT 21
1594#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1595#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1596#define DPIO_CHV_K_DIV_SHIFT 4
1597#define DPIO_PLL_FREQLOCK (1 << 1)
1598#define DPIO_PLL_LOCK (1 << 0)
1599#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1600
1601#define _CHV_CMN_DW14_CH0 0x8138
1602#define _CHV_CMN_DW1_CH1 0x8084
1603#define DPIO_AFC_RECAL (1 << 14)
1604#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1605#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1606#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1607#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1608#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1609#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1610#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1611#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1612#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1613#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1614
9197c88b
VS
1615#define _CHV_CMN_DW19_CH0 0x814c
1616#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1617#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1618#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1619#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1620#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1621
9197c88b
VS
1622#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1623
e0fce78f
VS
1624#define CHV_CMN_DW28 0x8170
1625#define DPIO_CL1POWERDOWNEN (1 << 23)
1626#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1627#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1628#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1629#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1630#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1631
9d556c99 1632#define CHV_CMN_DW30 0x8178
3e288786 1633#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1634#define DPIO_LRC_BYPASS (1 << 3)
1635
1636#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1637 (lane) * 0x200 + (offset))
1638
f72df8db
VS
1639#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1640#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1641#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1642#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1643#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1644#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1645#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1646#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1647#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1648#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1649#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1650#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1651#define DPIO_FRC_LATENCY_SHFIT 8
1652#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1653#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1654
1655/* BXT PHY registers */
ed37892e
ACO
1656#define _BXT_PHY0_BASE 0x6C000
1657#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1658#define _BXT_PHY2_BASE 0x163000
1659#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1660 _BXT_PHY1_BASE, \
1661 _BXT_PHY2_BASE)
ed37892e
ACO
1662
1663#define _BXT_PHY(phy, reg) \
1664 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1665
1666#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1667 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1668 (reg_ch1) - _BXT_PHY0_BASE))
1669#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1670 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1671
f0f59a00 1672#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1673#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1674
e93da0a0
ID
1675#define _BXT_PHY_CTL_DDI_A 0x64C00
1676#define _BXT_PHY_CTL_DDI_B 0x64C10
1677#define _BXT_PHY_CTL_DDI_C 0x64C20
1678#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1679#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1680#define BXT_PHY_LANE_ENABLED (1 << 8)
1681#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1682 _BXT_PHY_CTL_DDI_B)
1683
5c6706e5
VK
1684#define _PHY_CTL_FAMILY_EDP 0x64C80
1685#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1686#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1687#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1688#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1689 _PHY_CTL_FAMILY_EDP, \
1690 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1691
dfb82408
S
1692/* BXT PHY PLL registers */
1693#define _PORT_PLL_A 0x46074
1694#define _PORT_PLL_B 0x46078
1695#define _PORT_PLL_C 0x4607c
1696#define PORT_PLL_ENABLE (1 << 31)
1697#define PORT_PLL_LOCK (1 << 30)
1698#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1699#define PORT_PLL_POWER_ENABLE (1 << 26)
1700#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1701#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1702
1703#define _PORT_PLL_EBB_0_A 0x162034
1704#define _PORT_PLL_EBB_0_B 0x6C034
1705#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1706#define PORT_PLL_P1_SHIFT 13
1707#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1708#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1709#define PORT_PLL_P2_SHIFT 8
1710#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1711#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1712#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1713 _PORT_PLL_EBB_0_B, \
1714 _PORT_PLL_EBB_0_C)
dfb82408
S
1715
1716#define _PORT_PLL_EBB_4_A 0x162038
1717#define _PORT_PLL_EBB_4_B 0x6C038
1718#define _PORT_PLL_EBB_4_C 0x6C344
1719#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1720#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1721#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1722 _PORT_PLL_EBB_4_B, \
1723 _PORT_PLL_EBB_4_C)
dfb82408
S
1724
1725#define _PORT_PLL_0_A 0x162100
1726#define _PORT_PLL_0_B 0x6C100
1727#define _PORT_PLL_0_C 0x6C380
1728/* PORT_PLL_0_A */
1729#define PORT_PLL_M2_MASK 0xFF
1730/* PORT_PLL_1_A */
aa610dcb
ID
1731#define PORT_PLL_N_SHIFT 8
1732#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1733#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1734/* PORT_PLL_2_A */
1735#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1736/* PORT_PLL_3_A */
1737#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1738/* PORT_PLL_6_A */
1739#define PORT_PLL_PROP_COEFF_MASK 0xF
1740#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1741#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1742#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1743#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1744/* PORT_PLL_8_A */
1745#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1746/* PORT_PLL_9_A */
05712c15
ID
1747#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1748#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1749/* PORT_PLL_10_A */
5ee8ee86 1750#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1751#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1752#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1753#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1754#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1755 _PORT_PLL_0_B, \
1756 _PORT_PLL_0_C)
1757#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1758 (idx) * 4)
dfb82408 1759
5c6706e5
VK
1760/* BXT PHY common lane registers */
1761#define _PORT_CL1CM_DW0_A 0x162000
1762#define _PORT_CL1CM_DW0_BC 0x6C000
1763#define PHY_POWER_GOOD (1 << 16)
b61e7996 1764#define PHY_RESERVED (1 << 7)
ed37892e 1765#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1766
d72e84cc
MK
1767#define _PORT_CL1CM_DW9_A 0x162024
1768#define _PORT_CL1CM_DW9_BC 0x6C024
1769#define IREF0RC_OFFSET_SHIFT 8
1770#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1771#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 1772
d72e84cc
MK
1773#define _PORT_CL1CM_DW10_A 0x162028
1774#define _PORT_CL1CM_DW10_BC 0x6C028
1775#define IREF1RC_OFFSET_SHIFT 8
1776#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1777#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1778
1779#define _PORT_CL1CM_DW28_A 0x162070
1780#define _PORT_CL1CM_DW28_BC 0x6C070
1781#define OCL1_POWER_DOWN_EN (1 << 23)
1782#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1783#define SUS_CLK_CONFIG 0x3
1784#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1785
1786#define _PORT_CL1CM_DW30_A 0x162078
1787#define _PORT_CL1CM_DW30_BC 0x6C078
1788#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1789#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1790
1791/*
1792 * CNL/ICL Port/COMBO-PHY Registers
1793 */
4e53840f
LDM
1794#define _ICL_COMBOPHY_A 0x162000
1795#define _ICL_COMBOPHY_B 0x6C000
1796#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1797 _ICL_COMBOPHY_B)
1798
d72e84cc 1799/* CNL/ICL Port CL_DW registers */
4e53840f
LDM
1800#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1801 4 * (dw))
1802
1803#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1804#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
d72e84cc
MK
1805#define CL_POWER_DOWN_ENABLE (1 << 4)
1806#define SUS_CLOCK_CONFIG (3 << 0)
ad186f3f 1807
4e53840f 1808#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
166869b3
MC
1809#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1810#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1811#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1812#define PWR_UP_ALL_LANES (0x0 << 4)
1813#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1814#define PWR_DOWN_LN_3_2 (0xc << 4)
1815#define PWR_DOWN_LN_3 (0x8 << 4)
1816#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1817#define PWR_DOWN_LN_1_0 (0x3 << 4)
166869b3
MC
1818#define PWR_DOWN_LN_3_1 (0xa << 4)
1819#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1820#define PWR_DOWN_LN_MASK (0xf << 4)
1821#define PWR_DOWN_LN_SHIFT 4
1822
4e53840f 1823#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
67ca07e7 1824#define ICL_LANE_ENABLE_AUX (1 << 0)
67ca07e7 1825
d72e84cc 1826/* CNL/ICL Port COMP_DW registers */
4e53840f
LDM
1827#define _ICL_PORT_COMP 0x100
1828#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1829 _ICL_PORT_COMP + 4 * (dw))
1830
d72e84cc 1831#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
4e53840f 1832#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
d72e84cc 1833#define COMP_INIT (1 << 31)
5c6706e5 1834
d72e84cc 1835#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
4e53840f
LDM
1836#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1837
d72e84cc 1838#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
4e53840f 1839#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
d72e84cc
MK
1840#define PROCESS_INFO_DOT_0 (0 << 26)
1841#define PROCESS_INFO_DOT_1 (1 << 26)
1842#define PROCESS_INFO_DOT_4 (2 << 26)
1843#define PROCESS_INFO_MASK (7 << 26)
1844#define PROCESS_INFO_SHIFT 26
1845#define VOLTAGE_INFO_0_85V (0 << 24)
1846#define VOLTAGE_INFO_0_95V (1 << 24)
1847#define VOLTAGE_INFO_1_05V (2 << 24)
1848#define VOLTAGE_INFO_MASK (3 << 24)
1849#define VOLTAGE_INFO_SHIFT 24
1850
4361ccac
ID
1851#define ICL_PORT_COMP_DW8(port) _MMIO(_ICL_PORT_COMP_DW(8, port))
1852#define IREFGEN (1 << 24)
1853
d72e84cc 1854#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
4e53840f 1855#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
d72e84cc
MK
1856
1857#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
4e53840f 1858#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
5c6706e5 1859
d72e84cc 1860/* CNL/ICL Port PCS registers */
04416108
RV
1861#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1862#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1863#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1864#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1865#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1866#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1867#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1868#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1869#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1870#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1871#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1872 _CNL_PORT_PCS_DW1_GRP_AE, \
1873 _CNL_PORT_PCS_DW1_GRP_B, \
1874 _CNL_PORT_PCS_DW1_GRP_C, \
1875 _CNL_PORT_PCS_DW1_GRP_D, \
1876 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f 1877 _CNL_PORT_PCS_DW1_GRP_F))
da9cb11f 1878#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1879 _CNL_PORT_PCS_DW1_LN0_AE, \
1880 _CNL_PORT_PCS_DW1_LN0_B, \
1881 _CNL_PORT_PCS_DW1_LN0_C, \
1882 _CNL_PORT_PCS_DW1_LN0_D, \
1883 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1884 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1885
4e53840f
LDM
1886#define _ICL_PORT_PCS_AUX 0x300
1887#define _ICL_PORT_PCS_GRP 0x600
1888#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1889#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1890 _ICL_PORT_PCS_AUX + 4 * (dw))
1891#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1892 _ICL_PORT_PCS_GRP + 4 * (dw))
1893#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1894 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1895#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1896#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1897#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
04416108
RV
1898#define COMMON_KEEPER_EN (1 << 26)
1899
d72e84cc 1900/* CNL/ICL Port TX registers */
4635b573
MK
1901#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1902#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1903#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1904#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1905#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1906#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1907#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1908#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1909#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1910#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
b14c06ec 1911#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
4635b573
MK
1912 _CNL_PORT_TX_AE_GRP_OFFSET, \
1913 _CNL_PORT_TX_B_GRP_OFFSET, \
1914 _CNL_PORT_TX_B_GRP_OFFSET, \
1915 _CNL_PORT_TX_D_GRP_OFFSET, \
1916 _CNL_PORT_TX_AE_GRP_OFFSET, \
1917 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1918 4 * (dw))
b14c06ec 1919#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
4635b573
MK
1920 _CNL_PORT_TX_AE_LN0_OFFSET, \
1921 _CNL_PORT_TX_B_LN0_OFFSET, \
1922 _CNL_PORT_TX_B_LN0_OFFSET, \
1923 _CNL_PORT_TX_D_LN0_OFFSET, \
1924 _CNL_PORT_TX_AE_LN0_OFFSET, \
1925 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1926 4 * (dw))
4635b573 1927
4e53840f
LDM
1928#define _ICL_PORT_TX_AUX 0x380
1929#define _ICL_PORT_TX_GRP 0x680
1930#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1931
1932#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1933 _ICL_PORT_TX_AUX + 4 * (dw))
1934#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1935 _ICL_PORT_TX_GRP + 4 * (dw))
1936#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1937 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1938
1939#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1940#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1941#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1942#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1943#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
7487508e 1944#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1945#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1946#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1947#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1948#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1949#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1950#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1951#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1952
04416108
RV
1953#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1954#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
b14c06ec
AS
1955#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1956#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
9194e42a 1957#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
9e8789ec 1958 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1959 _CNL_PORT_TX_DW4_LN0_AE)))
4e53840f
LDM
1960#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1961#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1962#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
9194e42a 1963#define ICL_PORT_TX_DW4_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
04416108
RV
1964#define LOADGEN_SELECT (1 << 31)
1965#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1966#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1967#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1968#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1969#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1970#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1971
4e53840f
LDM
1972#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1973#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1974#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1975#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1976#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
04416108 1977#define TX_TRAINING_EN (1 << 31)
5bb975de 1978#define TAP2_DISABLE (1 << 30)
04416108
RV
1979#define TAP3_DISABLE (1 << 29)
1980#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1981#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1982#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1983#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1984
b14c06ec
AS
1985#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1986#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
b265a2a6
CT
1987#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1988#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1989#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
9194e42a 1990#define ICL_PORT_TX_DW7_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
04416108 1991#define N_SCALAR(x) ((x) << 24)
1f588aeb 1992#define N_SCALAR_MASK (0x7F << 24)
04416108 1993
58106b7d 1994#define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \
c92f47b5
MN
1995 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1996
a38bb309
MN
1997#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1998#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1999#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2000#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2001#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2002#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2003#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2004#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
58106b7d
AS
2005#define MG_TX1_LINK_PARAMS(ln, port) \
2006 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
a38bb309
MN
2007 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2008 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
2009
2010#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2011#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2012#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2013#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2014#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2015#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2016#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2017#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
58106b7d
AS
2018#define MG_TX2_LINK_PARAMS(ln, port) \
2019 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
a38bb309
MN
2020 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2021 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2022#define CRI_USE_FS32 (1 << 5)
2023
2024#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2025#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2026#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2027#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2028#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2029#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2030#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2031#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
58106b7d
AS
2032#define MG_TX1_PISO_READLOAD(ln, port) \
2033 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
a38bb309
MN
2034 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2035 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
2036
2037#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2038#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2039#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2040#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2041#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2042#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2043#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2044#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
58106b7d
AS
2045#define MG_TX2_PISO_READLOAD(ln, port) \
2046 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
a38bb309
MN
2047 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2048 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2049#define CRI_CALCINIT (1 << 1)
2050
2051#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2052#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2053#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2054#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2055#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2056#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2057#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2058#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
58106b7d
AS
2059#define MG_TX1_SWINGCTRL(ln, port) \
2060 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
a38bb309
MN
2061 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2062 MG_TX_SWINGCTRL_TX1LN1_PORT1)
2063
2064#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2065#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2066#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2067#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2068#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2069#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2070#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2071#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
58106b7d
AS
2072#define MG_TX2_SWINGCTRL(ln, port) \
2073 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
a38bb309
MN
2074 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2075 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2076#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2077#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2078
2079#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2080#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2081#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2082#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2083#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2084#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2085#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2086#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
58106b7d
AS
2087#define MG_TX1_DRVCTRL(ln, port) \
2088 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
a38bb309
MN
2089 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2090 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2091
2092#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2093#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2094#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2095#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2096#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2097#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2098#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2099#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
58106b7d
AS
2100#define MG_TX2_DRVCTRL(ln, port) \
2101 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
a38bb309
MN
2102 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2103 MG_TX_DRVCTRL_TX2LN1_PORT1)
2104#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2105#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2106#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2107#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2108#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2109#define CRI_LOADGEN_SEL(x) ((x) << 12)
2110#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2111
2112#define MG_CLKHUB_LN0_PORT1 0x16839C
2113#define MG_CLKHUB_LN1_PORT1 0x16879C
2114#define MG_CLKHUB_LN0_PORT2 0x16939C
2115#define MG_CLKHUB_LN1_PORT2 0x16979C
2116#define MG_CLKHUB_LN0_PORT3 0x16A39C
2117#define MG_CLKHUB_LN1_PORT3 0x16A79C
2118#define MG_CLKHUB_LN0_PORT4 0x16B39C
2119#define MG_CLKHUB_LN1_PORT4 0x16B79C
58106b7d
AS
2120#define MG_CLKHUB(ln, port) \
2121 MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \
a38bb309
MN
2122 MG_CLKHUB_LN0_PORT2, \
2123 MG_CLKHUB_LN1_PORT1)
2124#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2125
2126#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2127#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2128#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2129#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2130#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2131#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2132#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2133#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
58106b7d
AS
2134#define MG_TX1_DCC(ln, port) \
2135 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \
a38bb309
MN
2136 MG_TX_DCC_TX1LN0_PORT2, \
2137 MG_TX_DCC_TX1LN1_PORT1)
2138#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2139#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2140#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2141#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2142#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2143#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2144#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2145#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
58106b7d
AS
2146#define MG_TX2_DCC(ln, port) \
2147 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \
a38bb309
MN
2148 MG_TX_DCC_TX2LN0_PORT2, \
2149 MG_TX_DCC_TX2LN1_PORT1)
2150#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2151#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2152#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2153
340a44be
PZ
2154#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2155#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2156#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2157#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2158#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2159#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2160#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2161#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
58106b7d
AS
2162#define MG_DP_MODE(ln, port) \
2163 MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \
340a44be
PZ
2164 MG_DP_MODE_LN0_ACU_PORT2, \
2165 MG_DP_MODE_LN1_ACU_PORT1)
2166#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2167#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
bc334d91
PZ
2168#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2169#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2170#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2171#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2172#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2173
2174#define MG_MISC_SUS0_PORT1 0x168814
2175#define MG_MISC_SUS0_PORT2 0x169814
2176#define MG_MISC_SUS0_PORT3 0x16A814
2177#define MG_MISC_SUS0_PORT4 0x16B814
2178#define MG_MISC_SUS0(tc_port) \
2179 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2180#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2181#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2182#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2183#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2184#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2185#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2186#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2187#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
340a44be 2188
842d4166
ACO
2189/* The spec defines this only for BXT PHY0, but lets assume that this
2190 * would exist for PHY1 too if it had a second channel.
2191 */
2192#define _PORT_CL2CM_DW6_A 0x162358
2193#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2194#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2195#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2196
a6576a8d
AS
2197#define FIA1_BASE 0x163000
2198
a2bc69a1 2199/* ICL PHY DFLEX registers */
a6576a8d 2200#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
b4335ec0
MN
2201#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2202#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2203#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2204#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2205#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2206#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
a2bc69a1 2207
5c6706e5
VK
2208/* BXT PHY Ref registers */
2209#define _PORT_REF_DW3_A 0x16218C
2210#define _PORT_REF_DW3_BC 0x6C18C
2211#define GRC_DONE (1 << 22)
ed37892e 2212#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2213
2214#define _PORT_REF_DW6_A 0x162198
2215#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2216#define GRC_CODE_SHIFT 24
2217#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2218#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2219#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2220#define GRC_CODE_SLOW_SHIFT 8
2221#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2222#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2223#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2224
2225#define _PORT_REF_DW8_A 0x1621A0
2226#define _PORT_REF_DW8_BC 0x6C1A0
2227#define GRC_DIS (1 << 15)
2228#define GRC_RDY_OVRD (1 << 1)
ed37892e 2229#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2230
dfb82408 2231/* BXT PHY PCS registers */
96fb9f9b
VK
2232#define _PORT_PCS_DW10_LN01_A 0x162428
2233#define _PORT_PCS_DW10_LN01_B 0x6C428
2234#define _PORT_PCS_DW10_LN01_C 0x6C828
2235#define _PORT_PCS_DW10_GRP_A 0x162C28
2236#define _PORT_PCS_DW10_GRP_B 0x6CC28
2237#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2238#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2239 _PORT_PCS_DW10_LN01_B, \
2240 _PORT_PCS_DW10_LN01_C)
2241#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2242 _PORT_PCS_DW10_GRP_B, \
2243 _PORT_PCS_DW10_GRP_C)
2244
96fb9f9b
VK
2245#define TX2_SWING_CALC_INIT (1 << 31)
2246#define TX1_SWING_CALC_INIT (1 << 30)
2247
dfb82408
S
2248#define _PORT_PCS_DW12_LN01_A 0x162430
2249#define _PORT_PCS_DW12_LN01_B 0x6C430
2250#define _PORT_PCS_DW12_LN01_C 0x6C830
2251#define _PORT_PCS_DW12_LN23_A 0x162630
2252#define _PORT_PCS_DW12_LN23_B 0x6C630
2253#define _PORT_PCS_DW12_LN23_C 0x6CA30
2254#define _PORT_PCS_DW12_GRP_A 0x162c30
2255#define _PORT_PCS_DW12_GRP_B 0x6CC30
2256#define _PORT_PCS_DW12_GRP_C 0x6CE30
2257#define LANESTAGGER_STRAP_OVRD (1 << 6)
2258#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2259#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2260 _PORT_PCS_DW12_LN01_B, \
2261 _PORT_PCS_DW12_LN01_C)
2262#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2263 _PORT_PCS_DW12_LN23_B, \
2264 _PORT_PCS_DW12_LN23_C)
2265#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2266 _PORT_PCS_DW12_GRP_B, \
2267 _PORT_PCS_DW12_GRP_C)
dfb82408 2268
5c6706e5
VK
2269/* BXT PHY TX registers */
2270#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2271 ((lane) & 1) * 0x80)
2272
96fb9f9b
VK
2273#define _PORT_TX_DW2_LN0_A 0x162508
2274#define _PORT_TX_DW2_LN0_B 0x6C508
2275#define _PORT_TX_DW2_LN0_C 0x6C908
2276#define _PORT_TX_DW2_GRP_A 0x162D08
2277#define _PORT_TX_DW2_GRP_B 0x6CD08
2278#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2279#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2280 _PORT_TX_DW2_LN0_B, \
2281 _PORT_TX_DW2_LN0_C)
2282#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2283 _PORT_TX_DW2_GRP_B, \
2284 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2285#define MARGIN_000_SHIFT 16
2286#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2287#define UNIQ_TRANS_SCALE_SHIFT 8
2288#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2289
2290#define _PORT_TX_DW3_LN0_A 0x16250C
2291#define _PORT_TX_DW3_LN0_B 0x6C50C
2292#define _PORT_TX_DW3_LN0_C 0x6C90C
2293#define _PORT_TX_DW3_GRP_A 0x162D0C
2294#define _PORT_TX_DW3_GRP_B 0x6CD0C
2295#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2296#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2297 _PORT_TX_DW3_LN0_B, \
2298 _PORT_TX_DW3_LN0_C)
2299#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2300 _PORT_TX_DW3_GRP_B, \
2301 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2302#define SCALE_DCOMP_METHOD (1 << 26)
2303#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2304
2305#define _PORT_TX_DW4_LN0_A 0x162510
2306#define _PORT_TX_DW4_LN0_B 0x6C510
2307#define _PORT_TX_DW4_LN0_C 0x6C910
2308#define _PORT_TX_DW4_GRP_A 0x162D10
2309#define _PORT_TX_DW4_GRP_B 0x6CD10
2310#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2311#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2312 _PORT_TX_DW4_LN0_B, \
2313 _PORT_TX_DW4_LN0_C)
2314#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2315 _PORT_TX_DW4_GRP_B, \
2316 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2317#define DEEMPH_SHIFT 24
2318#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2319
51b3ee35
ACO
2320#define _PORT_TX_DW5_LN0_A 0x162514
2321#define _PORT_TX_DW5_LN0_B 0x6C514
2322#define _PORT_TX_DW5_LN0_C 0x6C914
2323#define _PORT_TX_DW5_GRP_A 0x162D14
2324#define _PORT_TX_DW5_GRP_B 0x6CD14
2325#define _PORT_TX_DW5_GRP_C 0x6CF14
2326#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2327 _PORT_TX_DW5_LN0_B, \
2328 _PORT_TX_DW5_LN0_C)
2329#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2330 _PORT_TX_DW5_GRP_B, \
2331 _PORT_TX_DW5_GRP_C)
2332#define DCC_DELAY_RANGE_1 (1 << 9)
2333#define DCC_DELAY_RANGE_2 (1 << 8)
2334
5c6706e5
VK
2335#define _PORT_TX_DW14_LN0_A 0x162538
2336#define _PORT_TX_DW14_LN0_B 0x6C538
2337#define _PORT_TX_DW14_LN0_C 0x6C938
2338#define LATENCY_OPTIM_SHIFT 30
2339#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2340#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2341 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2342 _PORT_TX_DW14_LN0_C) + \
2343 _BXT_LANE_OFFSET(lane))
5c6706e5 2344
f8896f5d 2345/* UAIMI scratch pad register 1 */
f0f59a00 2346#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2347/* SKL VccIO mask */
2348#define SKL_VCCIO_MASK 0x1
2349/* SKL balance leg register */
f0f59a00 2350#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2351/* I_boost values */
5ee8ee86
PZ
2352#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2353#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2354/* Balance leg disable bits */
2355#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2356#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2357
585fb111 2358/*
de151cf6 2359 * Fence registers
eecf613a
VS
2360 * [0-7] @ 0x2000 gen2,gen3
2361 * [8-15] @ 0x3000 945,g33,pnv
2362 *
2363 * [0-15] @ 0x3000 gen4,gen5
2364 *
2365 * [0-15] @ 0x100000 gen6,vlv,chv
2366 * [0-31] @ 0x100000 gen7+
585fb111 2367 */
f0f59a00 2368#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2369#define I830_FENCE_START_MASK 0x07f80000
2370#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2371#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2372#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2373#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2374#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2375#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2376#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2377
2378#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2379#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2380
f0f59a00
VS
2381#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2382#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2383#define I965_FENCE_PITCH_SHIFT 2
2384#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2385#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2386#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2387
f0f59a00
VS
2388#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2389#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2390#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2391#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2392
2b6b3a09 2393
f691e2f4 2394/* control register for cpu gtt access */
f0f59a00 2395#define TILECTL _MMIO(0x101000)
f691e2f4 2396#define TILECTL_SWZCTL (1 << 0)
e3a29055 2397#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2398#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2399#define TILECTL_BACKSNOOP_DIS (1 << 3)
2400
de151cf6
JB
2401/*
2402 * Instruction and interrupt control regs
2403 */
f0f59a00 2404#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2405#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2406#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2407#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2408#define PRB0_BASE (0x2030 - 0x30)
2409#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2410#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2411#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2412#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2413#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2414#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2415#define RENDER_RING_BASE 0x02000
2416#define BSD_RING_BASE 0x04000
2417#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2418#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2419#define GEN11_BSD_RING_BASE 0x1c0000
2420#define GEN11_BSD2_RING_BASE 0x1c4000
2421#define GEN11_BSD3_RING_BASE 0x1d0000
2422#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2423#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2424#define GEN11_VEBOX_RING_BASE 0x1c8000
2425#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2426#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2427#define RING_TAIL(base) _MMIO((base) + 0x30)
2428#define RING_HEAD(base) _MMIO((base) + 0x34)
2429#define RING_START(base) _MMIO((base) + 0x38)
2430#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2431#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2432#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2433#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2434#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2435#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2436#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2437#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2438#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2439#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2440#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2441#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2442#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2443#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2444#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2445#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2446#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2447#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2448#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2449#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2450#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2451#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2452#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
5ce5f61b
MK
2453#define RESET_CTL_CAT_ERROR REG_BIT(2)
2454#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2455#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2456
39e78234 2457#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2458
f0f59a00 2459#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2460#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2461#define GEN7_WR_WATERMARK _MMIO(0x4028)
2462#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2463#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2464#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2465#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2466#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2467#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2468/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2469#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2470#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2471#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2472#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2473
f0f59a00 2474#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2475#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2476#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2477#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2478#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2479#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2480#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2481#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2482#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2483#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2484#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2485#define DONE_REG _MMIO(0x40b0)
2486#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2487#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2488#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2489#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2490#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2491#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2492#define RING_ACTHD(base) _MMIO((base) + 0x74)
2493#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2494#define RING_NOPID(base) _MMIO((base) + 0x94)
2495#define RING_IMR(base) _MMIO((base) + 0xa8)
2496#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2497#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2498#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2499#define TAIL_ADDR 0x001FFFF8
2500#define HEAD_WRAP_COUNT 0xFFE00000
2501#define HEAD_WRAP_ONE 0x00200000
2502#define HEAD_ADDR 0x001FFFFC
2503#define RING_NR_PAGES 0x001FF000
2504#define RING_REPORT_MASK 0x00000006
2505#define RING_REPORT_64K 0x00000002
2506#define RING_REPORT_128K 0x00000004
2507#define RING_NO_REPORT 0x00000000
2508#define RING_VALID_MASK 0x00000001
2509#define RING_VALID 0x00000001
2510#define RING_INVALID 0x00000000
5ee8ee86
PZ
2511#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2512#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2513#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2514
5ee8ee86 2515#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2516#define RING_MAX_NONPRIV_SLOTS 12
2517
f0f59a00 2518#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2519
4ba9c1f7 2520#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2521#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2522
9a6330cf
MA
2523#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2524#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
85f04aa5 2525#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
9a6330cf 2526
c0b730d5 2527#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2528#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2529#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2530#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2531
8168bd48 2532#if 0
f0f59a00
VS
2533#define PRB0_TAIL _MMIO(0x2030)
2534#define PRB0_HEAD _MMIO(0x2034)
2535#define PRB0_START _MMIO(0x2038)
2536#define PRB0_CTL _MMIO(0x203c)
2537#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2538#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2539#define PRB1_START _MMIO(0x2048) /* 915+ only */
2540#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2541#endif
f0f59a00
VS
2542#define IPEIR_I965 _MMIO(0x2064)
2543#define IPEHR_I965 _MMIO(0x2068)
2544#define GEN7_SC_INSTDONE _MMIO(0x7100)
2545#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2546#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2547#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2548#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2549#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2550#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2551#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2552#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2553#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2554#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2555#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2556#define RING_IPEIR(base) _MMIO((base) + 0x64)
2557#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2558/*
2559 * On GEN4, only the render ring INSTDONE exists and has a different
2560 * layout than the GEN7+ version.
bd93a50e 2561 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2562 */
5ee8ee86
PZ
2563#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2564#define RING_INSTPS(base) _MMIO((base) + 0x70)
2565#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2566#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2567#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2568#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2569#define INSTPS _MMIO(0x2070) /* 965+ only */
2570#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2571#define ACTHD_I965 _MMIO(0x2074)
2572#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2573#define HWS_ADDRESS_MASK 0xfffff000
2574#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2575#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2576#define PWRCTX_EN (1 << 0)
baba6e57
DCS
2577#define IPEIR(base) _MMIO((base) + 0x88)
2578#define IPEHR(base) _MMIO((base) + 0x8c)
f0f59a00
VS
2579#define GEN2_INSTDONE _MMIO(0x2090)
2580#define NOPID _MMIO(0x2094)
2581#define HWSTAM _MMIO(0x2098)
baba6e57 2582#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
5ee8ee86 2583#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2584#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2585#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2586#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2587#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2588#define RING_BBADDR(base) _MMIO((base) + 0x140)
2589#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2590#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2591#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2592#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2593#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2594
2595#define ERROR_GEN6 _MMIO(0x40a0)
2596#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2597#define ERR_INT_POISON (1 << 31)
2598#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2599#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2600#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2601#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2602#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2603#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2604#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2605#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2606#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2607
f0f59a00
VS
2608#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2609#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2610#define FAULT_VA_HIGH_BITS (0xf << 0)
2611#define FAULT_GTT_SEL (1 << 4)
6c826f34 2612
f0f59a00 2613#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2614#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2615
8ac3e1bb
MK
2616#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2617#define CLAIM_ER_CLR (1 << 31)
2618#define CLAIM_ER_OVERFLOW (1 << 16)
2619#define CLAIM_ER_CTR_MASK 0xffff
2620
f0f59a00 2621#define DERRMR _MMIO(0x44050)
4e0bbc31 2622/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2623#define DERRMR_PIPEA_SCANLINE (1 << 0)
2624#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2625#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2626#define DERRMR_PIPEA_VBLANK (1 << 3)
2627#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2628#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2629#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2630#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2631#define DERRMR_PIPEB_VBLANK (1 << 11)
2632#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2633/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2634#define DERRMR_PIPEC_SCANLINE (1 << 14)
2635#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2636#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2637#define DERRMR_PIPEC_VBLANK (1 << 21)
2638#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2639
0f3b6849 2640
de6e2eaf
EA
2641/* GM45+ chicken bits -- debug workaround bits that may be required
2642 * for various sorts of correct behavior. The top 16 bits of each are
2643 * the enables for writing to the corresponding low bit.
2644 */
f0f59a00 2645#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2646#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2647#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2648
2649#define FF_SLICE_CHICKEN _MMIO(0x2088)
2650#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2651
de6e2eaf
EA
2652/* Disables pipelining of read flushes past the SF-WIZ interface.
2653 * Required on all Ironlake steppings according to the B-Spec, but the
2654 * particular danger of not doing so is not specified.
2655 */
2656# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2657#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2658#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2659#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2660#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2661#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2662#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2663#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2664
f0f59a00 2665#define MI_MODE _MMIO(0x209c)
71cf39b1 2666# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2667# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2668# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2669# define MODE_IDLE (1 << 9)
9991ae78 2670# define STOP_RING (1 << 8)
71cf39b1 2671
f0f59a00
VS
2672#define GEN6_GT_MODE _MMIO(0x20d0)
2673#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2674#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2675#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2676#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2677#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2678#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2679#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2680#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2681#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2682
a8ab5ed5
TG
2683/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2684#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2685#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
622b3f68 2686#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
a8ab5ed5 2687
b1e429fe
TG
2688/* WaClearTdlStateAckDirtyBits */
2689#define GEN8_STATE_ACK _MMIO(0x20F0)
2690#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2691#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2692#define GEN9_STATE_ACK_TDL0 (1 << 12)
2693#define GEN9_STATE_ACK_TDL1 (1 << 13)
2694#define GEN9_STATE_ACK_TDL2 (1 << 14)
2695#define GEN9_STATE_ACK_TDL3 (1 << 15)
2696#define GEN9_SUBSLICE_TDL_ACK_BITS \
2697 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2698 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2699
f0f59a00
VS
2700#define GFX_MODE _MMIO(0x2520)
2701#define GFX_MODE_GEN7 _MMIO(0x229c)
dbc65183 2702#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
5ee8ee86
PZ
2703#define GFX_RUN_LIST_ENABLE (1 << 15)
2704#define GFX_INTERRUPT_STEERING (1 << 14)
2705#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2706#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2707#define GFX_REPLAY_MODE (1 << 11)
2708#define GFX_PSMI_GRANULARITY (1 << 10)
2709#define GFX_PPGTT_ENABLE (1 << 9)
2710#define GEN8_GFX_PPGTT_48B (1 << 7)
2711
2712#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2713#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2714#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2715#define GFX_FORWARD_VBLANK_COND (2 << 5)
2716
2717#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2718
f0f59a00
VS
2719#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2720#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2721#define SCPD0 _MMIO(0x209c) /* 915+ only */
9d9523d8
PZ
2722#define GEN2_IER _MMIO(0x20a0)
2723#define GEN2_IIR _MMIO(0x20a4)
2724#define GEN2_IMR _MMIO(0x20a8)
2725#define GEN2_ISR _MMIO(0x20ac)
f0f59a00 2726#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2727#define GINT_DIS (1 << 22)
2728#define GCFG_DIS (1 << 8)
f0f59a00
VS
2729#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2730#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2731#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2732#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2733#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2734#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2735#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2736#define VLV_PCBR_ADDR_SHIFT 12
2737
5ee8ee86 2738#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2739#define EIR _MMIO(0x20b0)
2740#define EMR _MMIO(0x20b4)
2741#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2742#define GM45_ERROR_PAGE_TABLE (1 << 5)
2743#define GM45_ERROR_MEM_PRIV (1 << 4)
2744#define I915_ERROR_PAGE_TABLE (1 << 4)
2745#define GM45_ERROR_CP_PRIV (1 << 3)
2746#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2747#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2748#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2749#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2750#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2751 will not assert AGPBUSY# and will only
2752 be delivered when out of C3. */
5ee8ee86
PZ
2753#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2754#define INSTPM_TLB_INVALIDATE (1 << 9)
2755#define INSTPM_SYNC_FLUSH (1 << 5)
baba6e57 2756#define ACTHD(base) _MMIO((base) + 0xc8)
f0f59a00 2757#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2758#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2759#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2760#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2761#define FW_BLC _MMIO(0x20d8)
2762#define FW_BLC2 _MMIO(0x20dc)
2763#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2764#define FW_BLC_SELF_EN_MASK (1 << 31)
2765#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2766#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2767#define MM_BURST_LENGTH 0x00700000
2768#define MM_FIFO_WATERMARK 0x0001F000
2769#define LM_BURST_LENGTH 0x00000700
2770#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2771#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2772
78005497
MK
2773#define MBUS_ABOX_CTL _MMIO(0x45038)
2774#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2775#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2776#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2777#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2778#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2779#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2780#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2781#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2782
2783#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2784#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2785#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2786 _PIPEB_MBUS_DBOX_CTL)
2787#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2788#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2789#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2790#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2791#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2792#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2793
2794#define MBUS_UBOX_CTL _MMIO(0x4503C)
2795#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2796#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2797
45503ded
KP
2798/* Make render/texture TLB fetches lower priorty than associated data
2799 * fetches. This is not turned on by default
2800 */
2801#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2802
2803/* Isoch request wait on GTT enable (Display A/B/C streams).
2804 * Make isoch requests stall on the TLB update. May cause
2805 * display underruns (test mode only)
2806 */
2807#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2808
2809/* Block grant count for isoch requests when block count is
2810 * set to a finite value.
2811 */
2812#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2813#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2814#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2815#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2816#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2817
2818/* Enable render writes to complete in C2/C3/C4 power states.
2819 * If this isn't enabled, render writes are prevented in low
2820 * power states. That seems bad to me.
2821 */
2822#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2823
2824/* This acknowledges an async flip immediately instead
2825 * of waiting for 2TLB fetches.
2826 */
2827#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2828
2829/* Enables non-sequential data reads through arbiter
2830 */
0206e353 2831#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2832
2833/* Disable FSB snooping of cacheable write cycles from binner/render
2834 * command stream
2835 */
2836#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2837
2838/* Arbiter time slice for non-isoch streams */
2839#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2840#define MI_ARB_TIME_SLICE_1 (0 << 5)
2841#define MI_ARB_TIME_SLICE_2 (1 << 5)
2842#define MI_ARB_TIME_SLICE_4 (2 << 5)
2843#define MI_ARB_TIME_SLICE_6 (3 << 5)
2844#define MI_ARB_TIME_SLICE_8 (4 << 5)
2845#define MI_ARB_TIME_SLICE_10 (5 << 5)
2846#define MI_ARB_TIME_SLICE_14 (6 << 5)
2847#define MI_ARB_TIME_SLICE_16 (7 << 5)
2848
2849/* Low priority grace period page size */
2850#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2851#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2852
2853/* Disable display A/B trickle feed */
2854#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2855
2856/* Set display plane priority */
2857#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2858#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2859
f0f59a00 2860#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2861#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2862#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2863
f0f59a00 2864#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2865#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2866#define CM0_IZ_OPT_DISABLE (1 << 6)
2867#define CM0_ZR_OPT_DISABLE (1 << 5)
2868#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2869#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2870#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2871#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2872#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2873#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2874#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2875#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2876#define ECOSKPD _MMIO(0x21d0)
9ce9bdb0 2877#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
5ee8ee86
PZ
2878#define ECO_GATING_CX_ONLY (1 << 3)
2879#define ECO_FLIP_DONE (1 << 0)
585fb111 2880
f0f59a00 2881#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2882#define RC_OP_FLUSH_ENABLE (1 << 0)
2883#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2884#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2885#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2886#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2887#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2888
f0f59a00 2889#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2890#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2891#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2892
f0f59a00 2893#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2894#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2895#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2896#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2897
19f81df2
RB
2898#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2899#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2900
0b904c89
TN
2901#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2902#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2903
693d11c3 2904/* Fuse readout registers for GT */
b8ec759e
LL
2905#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2906#define HSW_F1_EU_DIS_SHIFT 16
2907#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2908#define HSW_F1_EU_DIS_10EUS 0
2909#define HSW_F1_EU_DIS_8EUS 1
2910#define HSW_F1_EU_DIS_6EUS 2
2911
f0f59a00 2912#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2913#define CHV_FGT_DISABLE_SS0 (1 << 10)
2914#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2915#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2916#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2917#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2918#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2919#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2920#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2921#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2922#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2923
f0f59a00 2924#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2925#define GEN8_F2_SS_DIS_SHIFT 21
2926#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2927#define GEN8_F2_S_ENA_SHIFT 25
2928#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2929
2930#define GEN9_F2_SS_DIS_SHIFT 20
2931#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2932
4e9767bc
BW
2933#define GEN10_F2_S_ENA_SHIFT 22
2934#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2935#define GEN10_F2_SS_DIS_SHIFT 18
2936#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2937
fe864b76
YZ
2938#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2939#define GEN10_L3BANK_PAIR_COUNT 4
2940#define GEN10_L3BANK_MASK 0x0F
2941
f0f59a00 2942#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2943#define GEN8_EU_DIS0_S0_MASK 0xffffff
2944#define GEN8_EU_DIS0_S1_SHIFT 24
2945#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2946
f0f59a00 2947#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2948#define GEN8_EU_DIS1_S1_MASK 0xffff
2949#define GEN8_EU_DIS1_S2_SHIFT 16
2950#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2951
f0f59a00 2952#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2953#define GEN8_EU_DIS2_S2_MASK 0xff
2954
5ee8ee86 2955#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2956
4e9767bc
BW
2957#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2958#define GEN10_EU_DIS_SS_MASK 0xff
2959
26376a7e
OM
2960#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2961#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2962#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
547fcf9b 2963#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
26376a7e 2964
8b5eb5e2
KG
2965#define GEN11_EU_DISABLE _MMIO(0x9134)
2966#define GEN11_EU_DIS_MASK 0xFF
2967
2968#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2969#define GEN11_GT_S_ENA_MASK 0xFF
2970
2971#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2972
f0f59a00 2973#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2974#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2975#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2976#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2977#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2978
cc609d5d
BW
2979/* On modern GEN architectures interrupt control consists of two sets
2980 * of registers. The first set pertains to the ring generating the
2981 * interrupt. The second control is for the functional block generating the
2982 * interrupt. These are PM, GT, DE, etc.
2983 *
2984 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2985 * GT interrupt bits, so we don't need to duplicate the defines.
2986 *
2987 * These defines should cover us well from SNB->HSW with minor exceptions
2988 * it can also work on ILK.
2989 */
2990#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2991#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2992#define GT_BLT_USER_INTERRUPT (1 << 22)
2993#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2994#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2995#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2996#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2997#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2998#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2999#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
3000#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3001#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3002#define GT_RENDER_USER_INTERRUPT (1 << 0)
3003
12638c57
BW
3004#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3005#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3006
772c2a51 3007#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 3008 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 3009 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 3010
cc609d5d 3011/* These are all the "old" interrupts */
5ee8ee86
PZ
3012#define ILK_BSD_USER_INTERRUPT (1 << 5)
3013
3014#define I915_PM_INTERRUPT (1 << 31)
3015#define I915_ISP_INTERRUPT (1 << 22)
3016#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3017#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3018#define I915_MIPIC_INTERRUPT (1 << 19)
3019#define I915_MIPIA_INTERRUPT (1 << 18)
3020#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3021#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3022#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3023#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
3024#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3025#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3026#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3027#define I915_HWB_OOM_INTERRUPT (1 << 13)
3028#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3029#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3030#define I915_MISC_INTERRUPT (1 << 11)
3031#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3032#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3033#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3034#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3035#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3036#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3037#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3038#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3039#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3040#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3041#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3042#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3043#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3044#define I915_DEBUG_INTERRUPT (1 << 2)
3045#define I915_WINVALID_INTERRUPT (1 << 1)
3046#define I915_USER_INTERRUPT (1 << 1)
3047#define I915_ASLE_INTERRUPT (1 << 0)
3048#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 3049
eef57324
JA
3050#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3051#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3052
d5d8c3a1 3053/* DisplayPort Audio w/ LPE */
9db13e5f
TI
3054#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3055#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3056
d5d8c3a1
PLB
3057#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3058#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3059#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3060#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3061 _VLV_AUD_PORT_EN_B_DBG, \
3062 _VLV_AUD_PORT_EN_C_DBG, \
3063 _VLV_AUD_PORT_EN_D_DBG)
3064#define VLV_AMP_MUTE (1 << 1)
3065
f0f59a00 3066#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 3067
f0f59a00 3068#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 3069#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 3070#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
3071#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3072#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3073#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3074#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 3075#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
3076#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3077#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3078#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3079#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3080#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3081#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3082#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3083#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 3084
585fb111
JB
3085/*
3086 * Framebuffer compression (915+ only)
3087 */
3088
f0f59a00
VS
3089#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3090#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3091#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3092#define FBC_CTL_EN (1 << 31)
3093#define FBC_CTL_PERIODIC (1 << 30)
585fb111 3094#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
3095#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3096#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 3097#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 3098#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 3099#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 3100#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 3101#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
3102#define FBC_STAT_COMPRESSING (1 << 31)
3103#define FBC_STAT_COMPRESSED (1 << 30)
3104#define FBC_STAT_MODIFIED (1 << 29)
82f34496 3105#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 3106#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
3107#define FBC_CTL_FENCE_DBL (0 << 4)
3108#define FBC_CTL_IDLE_IMM (0 << 2)
3109#define FBC_CTL_IDLE_FULL (1 << 2)
3110#define FBC_CTL_IDLE_LINE (2 << 2)
3111#define FBC_CTL_IDLE_DEBUG (3 << 2)
3112#define FBC_CTL_CPU_FENCE (1 << 1)
3113#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
3114#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3115#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
3116
3117#define FBC_LL_SIZE (1536)
3118
44fff99f 3119#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 3120#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 3121
74dff282 3122/* Framebuffer compression for GM45+ */
f0f59a00
VS
3123#define DPFC_CB_BASE _MMIO(0x3200)
3124#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3125#define DPFC_CTL_EN (1 << 31)
3126#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3127#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3128#define DPFC_CTL_FENCE_EN (1 << 29)
3129#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3130#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3131#define DPFC_SR_EN (1 << 10)
3132#define DPFC_CTL_LIMIT_1X (0 << 6)
3133#define DPFC_CTL_LIMIT_2X (1 << 6)
3134#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 3135#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 3136#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
3137#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3138#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3139#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3140#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 3141#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
3142#define DPFC_INVAL_SEG_SHIFT (16)
3143#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3144#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3145#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3146#define DPFC_STATUS2 _MMIO(0x3214)
3147#define DPFC_FENCE_YOFF _MMIO(0x3218)
3148#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3149#define DPFC_HT_MODIFY (1 << 31)
74dff282 3150
b52eb4dc 3151/* Framebuffer compression for Ironlake */
f0f59a00
VS
3152#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3153#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3154#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3155/* The bit 28-8 is reserved */
3156#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3157#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3158#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3159#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3160#define IVB_FBC_STATUS2 _MMIO(0x43214)
3161#define IVB_FBC_COMP_SEG_MASK 0x7ff
3162#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3163#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3164#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3165#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3166#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3167#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3168#define ILK_FBC_RT_VALID (1 << 0)
3169#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3170
f0f59a00 3171#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3172#define ILK_FBCQ_DIS (1 << 22)
3173#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3174
b52eb4dc 3175
9c04f015
YL
3176/*
3177 * Framebuffer compression for Sandybridge
3178 *
3179 * The following two registers are of type GTTMMADR
3180 */
f0f59a00 3181#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3182#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3183#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3184
abe959c7 3185/* Framebuffer compression for Ivybridge */
f0f59a00 3186#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3187
f0f59a00 3188#define IPS_CTL _MMIO(0x43408)
42db64ef 3189#define IPS_ENABLE (1 << 31)
9c04f015 3190
f0f59a00 3191#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3192#define FBC_REND_NUKE (1 << 2)
3193#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3194
585fb111
JB
3195/*
3196 * GPIO regs
3197 */
dce88879
LDM
3198#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3199 4 * (gpio))
3200
585fb111
JB
3201# define GPIO_CLOCK_DIR_MASK (1 << 0)
3202# define GPIO_CLOCK_DIR_IN (0 << 1)
3203# define GPIO_CLOCK_DIR_OUT (1 << 1)
3204# define GPIO_CLOCK_VAL_MASK (1 << 2)
3205# define GPIO_CLOCK_VAL_OUT (1 << 3)
3206# define GPIO_CLOCK_VAL_IN (1 << 4)
3207# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3208# define GPIO_DATA_DIR_MASK (1 << 8)
3209# define GPIO_DATA_DIR_IN (0 << 9)
3210# define GPIO_DATA_DIR_OUT (1 << 9)
3211# define GPIO_DATA_VAL_MASK (1 << 10)
3212# define GPIO_DATA_VAL_OUT (1 << 11)
3213# define GPIO_DATA_VAL_IN (1 << 12)
3214# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3215
f0f59a00 3216#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3217#define GMBUS_AKSV_SELECT (1 << 11)
3218#define GMBUS_RATE_100KHZ (0 << 8)
3219#define GMBUS_RATE_50KHZ (1 << 8)
3220#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3221#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3222#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3223#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
988c7015
JN
3224#define GMBUS_PIN_DISABLED 0
3225#define GMBUS_PIN_SSC 1
3226#define GMBUS_PIN_VGADDC 2
3227#define GMBUS_PIN_PANEL 3
3228#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3229#define GMBUS_PIN_DPC 4 /* HDMIC */
3230#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3231#define GMBUS_PIN_DPD 6 /* HDMID */
3232#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3233#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3234#define GMBUS_PIN_2_BXT 2
3235#define GMBUS_PIN_3_BXT 3
3d02352c 3236#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3237#define GMBUS_PIN_9_TC1_ICP 9
3238#define GMBUS_PIN_10_TC2_ICP 10
3239#define GMBUS_PIN_11_TC3_ICP 11
3240#define GMBUS_PIN_12_TC4_ICP 12
3241
3242#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3243#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3244#define GMBUS_SW_CLR_INT (1 << 31)
3245#define GMBUS_SW_RDY (1 << 30)
3246#define GMBUS_ENT (1 << 29) /* enable timeout */
3247#define GMBUS_CYCLE_NONE (0 << 25)
3248#define GMBUS_CYCLE_WAIT (1 << 25)
3249#define GMBUS_CYCLE_INDEX (2 << 25)
3250#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3251#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3252#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3253#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3254#define GMBUS_SLAVE_INDEX_SHIFT 8
3255#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3256#define GMBUS_SLAVE_READ (1 << 0)
3257#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3258#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3259#define GMBUS_INUSE (1 << 15)
3260#define GMBUS_HW_WAIT_PHASE (1 << 14)
3261#define GMBUS_STALL_TIMEOUT (1 << 13)
3262#define GMBUS_INT (1 << 12)
3263#define GMBUS_HW_RDY (1 << 11)
3264#define GMBUS_SATOER (1 << 10)
3265#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3266#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3267#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3268#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3269#define GMBUS_NAK_EN (1 << 3)
3270#define GMBUS_IDLE_EN (1 << 2)
3271#define GMBUS_HW_WAIT_EN (1 << 1)
3272#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3273#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3274#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3275
585fb111
JB
3276/*
3277 * Clock control & power management
3278 */
ed5eb1b7
JN
3279#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3280#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3281#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
f0f59a00 3282#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3283
f0f59a00
VS
3284#define VGA0 _MMIO(0x6000)
3285#define VGA1 _MMIO(0x6004)
3286#define VGA_PD _MMIO(0x6010)
585fb111
JB
3287#define VGA0_PD_P2_DIV_4 (1 << 7)
3288#define VGA0_PD_P1_DIV_2 (1 << 5)
3289#define VGA0_PD_P1_SHIFT 0
3290#define VGA0_PD_P1_MASK (0x1f << 0)
3291#define VGA1_PD_P2_DIV_4 (1 << 15)
3292#define VGA1_PD_P1_DIV_2 (1 << 13)
3293#define VGA1_PD_P1_SHIFT 8
3294#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3295#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3296#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3297#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3298#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3299#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3300#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3301#define DPLL_VGA_MODE_DIS (1 << 28)
3302#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3303#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3304#define DPLL_MODE_MASK (3 << 26)
3305#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3306#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3307#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3308#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3309#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3310#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3311#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3312#define DPLL_LOCK_VLV (1 << 15)
3313#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3314#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3315#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3316#define DPLL_PORTC_READY_MASK (0xf << 4)
3317#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3318
585fb111 3319#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3320
3321/* Additional CHV pll/phy registers */
f0f59a00 3322#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3323#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3324#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3325#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3326#define PHY_LDO_DELAY_0NS 0x0
3327#define PHY_LDO_DELAY_200NS 0x1
3328#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3329#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3330#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3331#define PHY_CH_SU_PSR 0x1
3332#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3333#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3334#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3335#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3336#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3337#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3338#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3339
585fb111
JB
3340/*
3341 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3342 * this field (only one bit may be set).
3343 */
3344#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3345#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3346#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3347/* i830, required in DVO non-gang */
3348#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3349#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3350#define PLL_REF_INPUT_DREFCLK (0 << 13)
3351#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3352#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3353#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3354#define PLL_REF_INPUT_MASK (3 << 13)
3355#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3356/* Ironlake */
b9055052
ZW
3357# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3358# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3359# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3360# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3361# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3362
585fb111
JB
3363/*
3364 * Parallel to Serial Load Pulse phase selection.
3365 * Selects the phase for the 10X DPLL clock for the PCIe
3366 * digital display port. The range is 4 to 13; 10 or more
3367 * is just a flip delay. The default is 6
3368 */
3369#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3370#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3371/*
3372 * SDVO multiplier for 945G/GM. Not used on 965.
3373 */
3374#define SDVO_MULTIPLIER_MASK 0x000000ff
3375#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3376#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3377
ed5eb1b7
JN
3378#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3379#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3380#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
f0f59a00 3381#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3382
585fb111
JB
3383/*
3384 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3385 *
3386 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3387 */
3388#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3389#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3390/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3391#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3392#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3393/*
3394 * SDVO/UDI pixel multiplier.
3395 *
3396 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3397 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3398 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3399 * dummy bytes in the datastream at an increased clock rate, with both sides of
3400 * the link knowing how many bytes are fill.
3401 *
3402 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3403 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3404 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3405 * through an SDVO command.
3406 *
3407 * This register field has values of multiplication factor minus 1, with
3408 * a maximum multiplier of 5 for SDVO.
3409 */
3410#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3411#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3412/*
3413 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3414 * This best be set to the default value (3) or the CRT won't work. No,
3415 * I don't entirely understand what this does...
3416 */
3417#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3418#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3419
19ab4ed3
VS
3420#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3421
f0f59a00
VS
3422#define _FPA0 0x6040
3423#define _FPA1 0x6044
3424#define _FPB0 0x6048
3425#define _FPB1 0x604c
3426#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3427#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3428#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3429#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3430#define FP_N_DIV_SHIFT 16
3431#define FP_M1_DIV_MASK 0x00003f00
3432#define FP_M1_DIV_SHIFT 8
3433#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3434#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3435#define FP_M2_DIV_SHIFT 0
f0f59a00 3436#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3437#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3438#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3439#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3440#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3441#define DPLLB_TEST_N_BYPASS (1 << 19)
3442#define DPLLB_TEST_M_BYPASS (1 << 18)
3443#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3444#define DPLLA_TEST_N_BYPASS (1 << 3)
3445#define DPLLA_TEST_M_BYPASS (1 << 2)
3446#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3447#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3448#define DSTATE_GFX_RESET_I830 (1 << 6)
3449#define DSTATE_PLL_D3_OFF (1 << 3)
3450#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3451#define DSTATE_DOT_CLOCK_GATING (1 << 0)
ed5eb1b7 3452#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
652c393a
JB
3453# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3454# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3455# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3456# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3457# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3458# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3459# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3460# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3461# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3462# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3463# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3464# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3465# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3466# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3467# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3468# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3469# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3470# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3471# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3472# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3473# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3474# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3475# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3476# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3477# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3478# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3479# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3480# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3481# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3482/*
652c393a
JB
3483 * This bit must be set on the 830 to prevent hangs when turning off the
3484 * overlay scaler.
3485 */
3486# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3487# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3488# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3489# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3490# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3491
f0f59a00 3492#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3493# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3494# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3495# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3496# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3497# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3498# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3499# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3500# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3501# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3502/* This bit must be unset on 855,865 */
652c393a
JB
3503# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3504# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3505# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3506# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3507/* This bit must be set on 855,865. */
652c393a
JB
3508# define SV_CLOCK_GATE_DISABLE (1 << 0)
3509# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3510# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3511# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3512# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3513# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3514# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3515# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3516# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3517# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3518# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3519# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3520# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3521# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3522# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3523# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3524# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3525# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3526
3527# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3528/* This bit must always be set on 965G/965GM */
652c393a
JB
3529# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3530# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3531# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3532# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3533# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3534# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3535/* This bit must always be set on 965G */
652c393a
JB
3536# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3537# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3538# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3539# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3540# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3541# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3542# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3543# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3544# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3545# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3546# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3547# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3548# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3549# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3550# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3551# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3552# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3553# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3554# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3555
f0f59a00 3556#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3557#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3558#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3559#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3560
f0f59a00 3561#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3562#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3563
f0f59a00
VS
3564#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3565#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3566
f0f59a00 3567#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3568#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3569
f0f59a00 3570#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3571
f0f59a00 3572#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3573#define CDCLK_FREQ_SHIFT 4
3574#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3575#define CZCLK_FREQ_MASK 0xf
1e69cd74 3576
f0f59a00 3577#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3578#define PFI_CREDIT_63 (9 << 28) /* chv only */
3579#define PFI_CREDIT_31 (8 << 28) /* chv only */
3580#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3581#define PFI_CREDIT_RESEND (1 << 27)
3582#define VGA_FAST_MODE_DISABLE (1 << 14)
3583
f0f59a00 3584#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3585
585fb111
JB
3586/*
3587 * Palette regs
3588 */
74c1e826
JN
3589#define _PALETTE_A 0xa000
3590#define _PALETTE_B 0xa800
3591#define _CHV_PALETTE_C 0xc000
ed5eb1b7 3592#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
74c1e826
JN
3593 _PICK((pipe), _PALETTE_A, \
3594 _PALETTE_B, _CHV_PALETTE_C) + \
3595 (i) * 4)
585fb111 3596
673a394b
EA
3597/* MCH MMIO space */
3598
3599/*
3600 * MCHBAR mirror.
3601 *
3602 * This mirrors the MCHBAR MMIO space whose location is determined by
3603 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3604 * every way. It is not accessible from the CP register read instructions.
3605 *
515b2392
PZ
3606 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3607 * just read.
673a394b
EA
3608 */
3609#define MCHBAR_MIRROR_BASE 0x10000
3610
1398261a
YL
3611#define MCHBAR_MIRROR_BASE_SNB 0x140000
3612
f0f59a00
VS
3613#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3614#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3615#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3616#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3617#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3618
3ebecd07 3619/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3620#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3621
646b4269 3622/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3623#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3624#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3625#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3626#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3627#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3628#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3629#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3630#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3631#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3632
646b4269 3633/* Pineview MCH register contains DDR3 setting */
f0f59a00 3634#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3635#define CSHRDDR3CTL_DDR3 (1 << 2)
3636
646b4269 3637/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3638#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3639#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3640
646b4269 3641/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3642#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3643#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3644#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3645#define MAD_DIMM_ECC_MASK (0x3 << 24)
3646#define MAD_DIMM_ECC_OFF (0x0 << 24)
3647#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3648#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3649#define MAD_DIMM_ECC_ON (0x3 << 24)
3650#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3651#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3652#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3653#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3654#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3655#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3656#define MAD_DIMM_A_SELECT (0x1 << 16)
3657/* DIMM sizes are in multiples of 256mb. */
3658#define MAD_DIMM_B_SIZE_SHIFT 8
3659#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3660#define MAD_DIMM_A_SIZE_SHIFT 0
3661#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3662
646b4269 3663/* snb MCH registers for priority tuning */
f0f59a00 3664#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3665#define MCH_SSKPD_WM0_MASK 0x3f
3666#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3667
f0f59a00 3668#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3669
b11248df 3670/* Clocking configuration register */
f0f59a00 3671#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3672#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3673#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3674#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3675#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3676#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3677#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3678#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3679/*
3680 * Note that on at least on ELK the below value is reported for both
3681 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3682 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3683 */
3684#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3685#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3686#define CLKCFG_MEM_533 (1 << 4)
3687#define CLKCFG_MEM_667 (2 << 4)
3688#define CLKCFG_MEM_800 (3 << 4)
3689#define CLKCFG_MEM_MASK (7 << 4)
3690
f0f59a00
VS
3691#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3692#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3693
f0f59a00 3694#define TSC1 _MMIO(0x11001)
5ee8ee86 3695#define TSE (1 << 0)
f0f59a00
VS
3696#define TR1 _MMIO(0x11006)
3697#define TSFS _MMIO(0x11020)
7648fa99
JB
3698#define TSFS_SLOPE_MASK 0x0000ff00
3699#define TSFS_SLOPE_SHIFT 8
3700#define TSFS_INTR_MASK 0x000000ff
3701
f0f59a00
VS
3702#define CRSTANDVID _MMIO(0x11100)
3703#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3704#define PXVFREQ_PX_MASK 0x7f000000
3705#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3706#define VIDFREQ_BASE _MMIO(0x11110)
3707#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3708#define VIDFREQ2 _MMIO(0x11114)
3709#define VIDFREQ3 _MMIO(0x11118)
3710#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3711#define VIDFREQ_P0_MASK 0x1f000000
3712#define VIDFREQ_P0_SHIFT 24
3713#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3714#define VIDFREQ_P0_CSCLK_SHIFT 20
3715#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3716#define VIDFREQ_P0_CRCLK_SHIFT 16
3717#define VIDFREQ_P1_MASK 0x00001f00
3718#define VIDFREQ_P1_SHIFT 8
3719#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3720#define VIDFREQ_P1_CSCLK_SHIFT 4
3721#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3722#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3723#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3724#define INTTOEXT_MAP3_SHIFT 24
3725#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3726#define INTTOEXT_MAP2_SHIFT 16
3727#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3728#define INTTOEXT_MAP1_SHIFT 8
3729#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3730#define INTTOEXT_MAP0_SHIFT 0
3731#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3732#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3733#define MEMCTL_CMD_MASK 0xe000
3734#define MEMCTL_CMD_SHIFT 13
3735#define MEMCTL_CMD_RCLK_OFF 0
3736#define MEMCTL_CMD_RCLK_ON 1
3737#define MEMCTL_CMD_CHFREQ 2
3738#define MEMCTL_CMD_CHVID 3
3739#define MEMCTL_CMD_VMMOFF 4
3740#define MEMCTL_CMD_VMMON 5
5ee8ee86 3741#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3742 when command complete */
3743#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3744#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3745#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3746#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3747#define MEMIHYST _MMIO(0x1117c)
3748#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3749#define MEMINT_RSEXIT_EN (1 << 8)
3750#define MEMINT_CX_SUPR_EN (1 << 7)
3751#define MEMINT_CONT_BUSY_EN (1 << 6)
3752#define MEMINT_AVG_BUSY_EN (1 << 5)
3753#define MEMINT_EVAL_CHG_EN (1 << 4)
3754#define MEMINT_MON_IDLE_EN (1 << 3)
3755#define MEMINT_UP_EVAL_EN (1 << 2)
3756#define MEMINT_DOWN_EVAL_EN (1 << 1)
3757#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3758#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3759#define MEM_RSEXIT_MASK 0xc000
3760#define MEM_RSEXIT_SHIFT 14
3761#define MEM_CONT_BUSY_MASK 0x3000
3762#define MEM_CONT_BUSY_SHIFT 12
3763#define MEM_AVG_BUSY_MASK 0x0c00
3764#define MEM_AVG_BUSY_SHIFT 10
3765#define MEM_EVAL_CHG_MASK 0x0300
3766#define MEM_EVAL_BUSY_SHIFT 8
3767#define MEM_MON_IDLE_MASK 0x00c0
3768#define MEM_MON_IDLE_SHIFT 6
3769#define MEM_UP_EVAL_MASK 0x0030
3770#define MEM_UP_EVAL_SHIFT 4
3771#define MEM_DOWN_EVAL_MASK 0x000c
3772#define MEM_DOWN_EVAL_SHIFT 2
3773#define MEM_SW_CMD_MASK 0x0003
3774#define MEM_INT_STEER_GFX 0
3775#define MEM_INT_STEER_CMR 1
3776#define MEM_INT_STEER_SMI 2
3777#define MEM_INT_STEER_SCI 3
f0f59a00 3778#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3779#define MEMINT_RSEXIT (1 << 7)
3780#define MEMINT_CONT_BUSY (1 << 6)
3781#define MEMINT_AVG_BUSY (1 << 5)
3782#define MEMINT_EVAL_CHG (1 << 4)
3783#define MEMINT_MON_IDLE (1 << 3)
3784#define MEMINT_UP_EVAL (1 << 2)
3785#define MEMINT_DOWN_EVAL (1 << 1)
3786#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3787#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3788#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3789#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3790#define MEMMODE_BOOST_FREQ_SHIFT 24
3791#define MEMMODE_IDLE_MODE_MASK 0x00030000
3792#define MEMMODE_IDLE_MODE_SHIFT 16
3793#define MEMMODE_IDLE_MODE_EVAL 0
3794#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3795#define MEMMODE_HWIDLE_EN (1 << 15)
3796#define MEMMODE_SWMODE_EN (1 << 14)
3797#define MEMMODE_RCLK_GATE (1 << 13)
3798#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3799#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3800#define MEMMODE_FSTART_SHIFT 8
3801#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3802#define MEMMODE_FMAX_SHIFT 4
3803#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3804#define RCBMAXAVG _MMIO(0x1119c)
3805#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3806#define SWMEMCMD_RENDER_OFF (0 << 13)
3807#define SWMEMCMD_RENDER_ON (1 << 13)
3808#define SWMEMCMD_SWFREQ (2 << 13)
3809#define SWMEMCMD_TARVID (3 << 13)
3810#define SWMEMCMD_VRM_OFF (4 << 13)
3811#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3812#define CMDSTS (1 << 12)
3813#define SFCAVM (1 << 11)
f97108d1
JB
3814#define SWFREQ_MASK 0x0380 /* P0-7 */
3815#define SWFREQ_SHIFT 7
3816#define TARVID_MASK 0x001f
f0f59a00
VS
3817#define MEMSTAT_CTG _MMIO(0x111a0)
3818#define RCBMINAVG _MMIO(0x111a0)
3819#define RCUPEI _MMIO(0x111b0)
3820#define RCDNEI _MMIO(0x111b4)
3821#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3822#define RS1EN (1 << 31)
3823#define RS2EN (1 << 30)
3824#define RS3EN (1 << 29)
3825#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3826#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3827#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3828#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3829#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3830#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3831#define RSX_STATUS_MASK (7 << 20)
3832#define RSX_STATUS_ON (0 << 20)
3833#define RSX_STATUS_RC1 (1 << 20)
3834#define RSX_STATUS_RC1E (2 << 20)
3835#define RSX_STATUS_RS1 (3 << 20)
3836#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3837#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3838#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3839#define RSX_STATUS_RSVD2 (7 << 20)
3840#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3841#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3842#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3843#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3844#define RS1CONTSAV_MASK (3 << 14)
3845#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3846#define RS1CONTSAV_RSVD (1 << 14)
3847#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3848#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3849#define NORMSLEXLAT_MASK (3 << 12)
3850#define SLOW_RS123 (0 << 12)
3851#define SLOW_RS23 (1 << 12)
3852#define SLOW_RS3 (2 << 12)
3853#define NORMAL_RS123 (3 << 12)
3854#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3855#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3856#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3857#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3858#define RS_CSTATE_MASK (3 << 4)
3859#define RS_CSTATE_C367_RS1 (0 << 4)
3860#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3861#define RS_CSTATE_RSVD (2 << 4)
3862#define RS_CSTATE_C367_RS2 (3 << 4)
3863#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3864#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3865#define VIDCTL _MMIO(0x111c0)
3866#define VIDSTS _MMIO(0x111c8)
3867#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3868#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3869#define MEMSTAT_VID_MASK 0x7f00
3870#define MEMSTAT_VID_SHIFT 8
3871#define MEMSTAT_PSTATE_MASK 0x00f8
3872#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3873#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3874#define MEMSTAT_SRC_CTL_MASK 0x0003
3875#define MEMSTAT_SRC_CTL_CORE 0
3876#define MEMSTAT_SRC_CTL_TRB 1
3877#define MEMSTAT_SRC_CTL_THM 2
3878#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3879#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3880#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3881#define PMMISC _MMIO(0x11214)
5ee8ee86 3882#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3883#define SDEW _MMIO(0x1124c)
3884#define CSIEW0 _MMIO(0x11250)
3885#define CSIEW1 _MMIO(0x11254)
3886#define CSIEW2 _MMIO(0x11258)
3887#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3888#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3889#define MCHAFE _MMIO(0x112c0)
3890#define CSIEC _MMIO(0x112e0)
3891#define DMIEC _MMIO(0x112e4)
3892#define DDREC _MMIO(0x112e8)
3893#define PEG0EC _MMIO(0x112ec)
3894#define PEG1EC _MMIO(0x112f0)
3895#define GFXEC _MMIO(0x112f4)
3896#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3897#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3898#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3899#define ECR_GPFE (1 << 31)
3900#define ECR_IMONE (1 << 30)
7648fa99 3901#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3902#define OGW0 _MMIO(0x11608)
3903#define OGW1 _MMIO(0x1160c)
3904#define EG0 _MMIO(0x11610)
3905#define EG1 _MMIO(0x11614)
3906#define EG2 _MMIO(0x11618)
3907#define EG3 _MMIO(0x1161c)
3908#define EG4 _MMIO(0x11620)
3909#define EG5 _MMIO(0x11624)
3910#define EG6 _MMIO(0x11628)
3911#define EG7 _MMIO(0x1162c)
3912#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3913#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3914#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3915#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3916#define CSIPLL0 _MMIO(0x12c10)
3917#define DDRMPLL1 _MMIO(0X12c20)
3918#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3919
f0f59a00 3920#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3921#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3922
f0f59a00
VS
3923#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3924#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3925#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3926#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3927#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3928
8a292d01
VS
3929/*
3930 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3931 * 8300) freezing up around GPU hangs. Looks as if even
3932 * scheduling/timer interrupts start misbehaving if the RPS
3933 * EI/thresholds are "bad", leading to a very sluggish or even
3934 * frozen machine.
3935 */
3936#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3937#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3938#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3939#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3940 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3941 INTERVAL_0_833_US(us) : \
3942 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3943 INTERVAL_1_28_US(us))
3944
52530cba
AG
3945#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3946#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3947#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3948#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3949 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3950 INTERVAL_0_833_TO_US(interval) : \
3951 INTERVAL_1_33_TO_US(interval)) : \
3952 INTERVAL_1_28_TO_US(interval))
3953
aa40d6bb
ZN
3954/*
3955 * Logical Context regs
3956 */
baba6e57 3957#define CCID(base) _MMIO((base) + 0x180)
ec62ed3e
CW
3958#define CCID_EN BIT(0)
3959#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3960#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3961/*
3962 * Notes on SNB/IVB/VLV context size:
3963 * - Power context is saved elsewhere (LLC or stolen)
3964 * - Ring/execlist context is saved on SNB, not on IVB
3965 * - Extended context size already includes render context size
3966 * - We always need to follow the extended context size.
3967 * SNB BSpec has comments indicating that we should use the
3968 * render context size instead if execlists are disabled, but
3969 * based on empirical testing that's just nonsense.
3970 * - Pipelined/VF state is saved on SNB/IVB respectively
3971 * - GT1 size just indicates how much of render context
3972 * doesn't need saving on GT1
3973 */
f0f59a00 3974#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3975#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3976#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3977#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3978#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3979#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3980#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3981 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3982 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3983#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3984#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3985#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3986#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3987#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3988#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3989#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3990#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3991 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3992
c01fc532
ZW
3993enum {
3994 INTEL_ADVANCED_CONTEXT = 0,
3995 INTEL_LEGACY_32B_CONTEXT,
3996 INTEL_ADVANCED_AD_CONTEXT,
3997 INTEL_LEGACY_64B_CONTEXT
3998};
3999
2355cf08
MK
4000enum {
4001 FAULT_AND_HANG = 0,
4002 FAULT_AND_HALT, /* Debug only */
4003 FAULT_AND_STREAM,
4004 FAULT_AND_CONTINUE /* Unsupported */
4005};
4006
5ee8ee86
PZ
4007#define GEN8_CTX_VALID (1 << 0)
4008#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4009#define GEN8_CTX_FORCE_RESTORE (1 << 2)
4010#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4011#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 4012#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 4013
2355cf08
MK
4014#define GEN8_CTX_ID_SHIFT 32
4015#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
4016#define GEN11_SW_CTX_ID_SHIFT 37
4017#define GEN11_SW_CTX_ID_WIDTH 11
4018#define GEN11_ENGINE_CLASS_SHIFT 61
4019#define GEN11_ENGINE_CLASS_WIDTH 3
4020#define GEN11_ENGINE_INSTANCE_SHIFT 48
4021#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 4022
f0f59a00
VS
4023#define CHV_CLK_CTL1 _MMIO(0x101100)
4024#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
4025#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4026
585fb111
JB
4027/*
4028 * Overlay regs
4029 */
4030
f0f59a00
VS
4031#define OVADD _MMIO(0x30000)
4032#define DOVSTA _MMIO(0x30008)
5ee8ee86 4033#define OC_BUF (0x3 << 20)
f0f59a00
VS
4034#define OGAMC5 _MMIO(0x30010)
4035#define OGAMC4 _MMIO(0x30014)
4036#define OGAMC3 _MMIO(0x30018)
4037#define OGAMC2 _MMIO(0x3001c)
4038#define OGAMC1 _MMIO(0x30020)
4039#define OGAMC0 _MMIO(0x30024)
585fb111 4040
d965e7ac
ID
4041/*
4042 * GEN9 clock gating regs
4043 */
4044#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 4045#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
4046#define PWM2_GATING_DIS (1 << 14)
4047#define PWM1_GATING_DIS (1 << 13)
4048
6481d5ed
VS
4049#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4050#define BXT_GMBUS_GATING_DIS (1 << 14)
4051
ed69cd40
ID
4052#define _CLKGATE_DIS_PSL_A 0x46520
4053#define _CLKGATE_DIS_PSL_B 0x46524
4054#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
4055#define DUPS1_GATING_DIS (1 << 15)
4056#define DUPS2_GATING_DIS (1 << 19)
4057#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
4058#define DPF_GATING_DIS (1 << 10)
4059#define DPF_RAM_GATING_DIS (1 << 9)
4060#define DPFR_GATING_DIS (1 << 8)
4061
4062#define CLKGATE_DIS_PSL(pipe) \
4063 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4064
90007bca
RV
4065/*
4066 * GEN10 clock gating regs
4067 */
4068#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4069#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 4070#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 4071#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 4072
a4713c5a
RV
4073#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4074#define GWUNIT_CLKGATE_DIS (1 << 16)
4075
01ab0f92
RA
4076#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4077#define VFUNIT_CLKGATE_DIS (1 << 20)
4078
5ba700c7
OM
4079#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4080#define CGPSF_CLKGATE_DIS (1 << 3)
4081
585fb111
JB
4082/*
4083 * Display engine regs
4084 */
4085
8bf1e9f1 4086/* Pipe A CRC regs */
a57c774a 4087#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 4088#define PIPE_CRC_ENABLE (1 << 31)
207a815d
VS
4089/* skl+ source selection */
4090#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4091#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4092#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4093#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4094#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4095#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4096#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4097#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
b4437a41 4098/* ivb+ source selection */
8bf1e9f1
SH
4099#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4100#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4101#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 4102/* ilk+ source selection */
5a6b5c84
DV
4103#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4104#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4105#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4106/* embedded DP port on the north display block, reserved on ivb */
4107#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4108#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
4109/* vlv source selection */
4110#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4111#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4112#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4113/* with DP port the pipe source is invalid */
4114#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4115#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4116#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4117/* gen3+ source selection */
4118#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4119#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4120#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4121/* with DP/TV port the pipe source is invalid */
4122#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4123#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4124#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4125#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4126#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4127/* gen2 doesn't have source selection bits */
52f843f6 4128#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 4129
5a6b5c84
DV
4130#define _PIPE_CRC_RES_1_A_IVB 0x60064
4131#define _PIPE_CRC_RES_2_A_IVB 0x60068
4132#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4133#define _PIPE_CRC_RES_4_A_IVB 0x60070
4134#define _PIPE_CRC_RES_5_A_IVB 0x60074
4135
a57c774a
AK
4136#define _PIPE_CRC_RES_RED_A 0x60060
4137#define _PIPE_CRC_RES_GREEN_A 0x60064
4138#define _PIPE_CRC_RES_BLUE_A 0x60068
4139#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4140#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
4141
4142/* Pipe B CRC regs */
5a6b5c84
DV
4143#define _PIPE_CRC_RES_1_B_IVB 0x61064
4144#define _PIPE_CRC_RES_2_B_IVB 0x61068
4145#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4146#define _PIPE_CRC_RES_4_B_IVB 0x61070
4147#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 4148
f0f59a00
VS
4149#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4150#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4151#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4152#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4153#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4154#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4155
4156#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4157#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4158#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4159#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4160#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4161
585fb111 4162/* Pipe A timing regs */
a57c774a
AK
4163#define _HTOTAL_A 0x60000
4164#define _HBLANK_A 0x60004
4165#define _HSYNC_A 0x60008
4166#define _VTOTAL_A 0x6000c
4167#define _VBLANK_A 0x60010
4168#define _VSYNC_A 0x60014
4169#define _PIPEASRC 0x6001c
4170#define _BCLRPAT_A 0x60020
4171#define _VSYNCSHIFT_A 0x60028
ebb69c95 4172#define _PIPE_MULT_A 0x6002c
585fb111
JB
4173
4174/* Pipe B timing regs */
a57c774a
AK
4175#define _HTOTAL_B 0x61000
4176#define _HBLANK_B 0x61004
4177#define _HSYNC_B 0x61008
4178#define _VTOTAL_B 0x6100c
4179#define _VBLANK_B 0x61010
4180#define _VSYNC_B 0x61014
4181#define _PIPEBSRC 0x6101c
4182#define _BCLRPAT_B 0x61020
4183#define _VSYNCSHIFT_B 0x61028
ebb69c95 4184#define _PIPE_MULT_B 0x6102c
a57c774a 4185
7b56caf3
MC
4186/* DSI 0 timing regs */
4187#define _HTOTAL_DSI0 0x6b000
4188#define _HSYNC_DSI0 0x6b008
4189#define _VTOTAL_DSI0 0x6b00c
4190#define _VSYNC_DSI0 0x6b014
4191#define _VSYNCSHIFT_DSI0 0x6b028
4192
4193/* DSI 1 timing regs */
4194#define _HTOTAL_DSI1 0x6b800
4195#define _HSYNC_DSI1 0x6b808
4196#define _VTOTAL_DSI1 0x6b80c
4197#define _VSYNC_DSI1 0x6b814
4198#define _VSYNCSHIFT_DSI1 0x6b828
4199
a57c774a
AK
4200#define TRANSCODER_A_OFFSET 0x60000
4201#define TRANSCODER_B_OFFSET 0x61000
4202#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4203#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a 4204#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
4205#define TRANSCODER_DSI0_OFFSET 0x6b000
4206#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 4207
f0f59a00
VS
4208#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4209#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4210#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4211#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4212#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4213#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4214#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4215#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4216#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4217#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4218
ed8546ac 4219/* HSW+ eDP PSR registers */
443a389f
VS
4220#define HSW_EDP_PSR_BASE 0x64800
4221#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4222#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4223#define EDP_PSR_ENABLE (1 << 31)
4224#define BDW_PSR_SINGLE_FRAME (1 << 30)
4225#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4226#define EDP_PSR_LINK_STANDBY (1 << 27)
4227#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4228#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4229#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4230#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4231#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4232#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4233#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4234#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4235#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4236#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4237#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4238#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4239#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4240#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
8a9a5608 4241#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
5ee8ee86
PZ
4242#define EDP_PSR_TP1_TIME_500us (0 << 4)
4243#define EDP_PSR_TP1_TIME_100us (1 << 4)
4244#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4245#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4246#define EDP_PSR_IDLE_FRAME_SHIFT 0
4247
fc340442
DV
4248/* Bspec claims those aren't shifted but stay at 0x64800 */
4249#define EDP_PSR_IMR _MMIO(0x64834)
4250#define EDP_PSR_IIR _MMIO(0x64838)
c0871805
ID
4251#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4252#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4253#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4254#define EDP_PSR_TRANSCODER_C_SHIFT 24
4255#define EDP_PSR_TRANSCODER_B_SHIFT 16
4256#define EDP_PSR_TRANSCODER_A_SHIFT 8
4257#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
fc340442 4258
f0f59a00 4259#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4260#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4261#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4262#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4263#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4264#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4265
f0f59a00 4266#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4267
861023e0 4268#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4269#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4270#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4271#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4272#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4273#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4274#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4275#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4276#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4277#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4278#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4279#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4280#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4281#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4282#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4283#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4284#define EDP_PSR_STATUS_COUNT_SHIFT 16
4285#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4286#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4287#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4288#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4289#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4290#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4291#define EDP_PSR_STATUS_IDLE_MASK 0xf
4292
f0f59a00 4293#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4294#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4295
62801bf6 4296#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4297#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4298#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4299#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4300#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
fc6ff9dc 4301#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
5ee8ee86 4302#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4303
f0f59a00 4304#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4305#define EDP_PSR2_ENABLE (1 << 31)
4306#define EDP_SU_TRACK_ENABLE (1 << 30)
4307#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4308#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4309#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4310#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4311#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4312#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4313#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4314#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4315#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4316#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4317#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4318#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4319#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4320#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4321
bc18b4df
JRS
4322#define _PSR_EVENT_TRANS_A 0x60848
4323#define _PSR_EVENT_TRANS_B 0x61848
4324#define _PSR_EVENT_TRANS_C 0x62848
4325#define _PSR_EVENT_TRANS_D 0x63848
4326#define _PSR_EVENT_TRANS_EDP 0x6F848
4327#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4328#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4329#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4330#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4331#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4332#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4333#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4334#define PSR_EVENT_MEMORY_UP (1 << 10)
4335#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4336#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4337#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
fc6ff9dc 4338#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
bc18b4df
JRS
4339#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4340#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4341#define PSR_EVENT_VBI_ENABLE (1 << 2)
4342#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4343#define PSR_EVENT_PSR_DISABLE (1 << 0)
4344
861023e0 4345#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4346#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4347#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4348
cc8853f5
JRS
4349#define _PSR2_SU_STATUS_0 0x6F914
4350#define _PSR2_SU_STATUS_1 0x6F918
4351#define _PSR2_SU_STATUS_2 0x6F91C
4352#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4353#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4354#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4355#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4356#define PSR2_SU_STATUS_FRAMES 8
4357
585fb111 4358/* VGA port control */
f0f59a00
VS
4359#define ADPA _MMIO(0x61100)
4360#define PCH_ADPA _MMIO(0xe1100)
4361#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4362
5ee8ee86 4363#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4364#define ADPA_DAC_DISABLE 0
6102a8ee 4365#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4366#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4367#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4368#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4369#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4370#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4371#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4372#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4373#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4374#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4375#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4376#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4377#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4378#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4379#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4380#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4381#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4382#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4383#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4384#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4385#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4386#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4387#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4388#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4389#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4390#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4391#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4392#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4393#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4394#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4395#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4396#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4397#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4398#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4399#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4400#define ADPA_DPMS_MASK (~(3 << 10))
4401#define ADPA_DPMS_ON (0 << 10)
4402#define ADPA_DPMS_SUSPEND (1 << 10)
4403#define ADPA_DPMS_STANDBY (2 << 10)
4404#define ADPA_DPMS_OFF (3 << 10)
585fb111 4405
939fe4d7 4406
585fb111 4407/* Hotplug control (945+ only) */
ed5eb1b7 4408#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
26739f12
DV
4409#define PORTB_HOTPLUG_INT_EN (1 << 29)
4410#define PORTC_HOTPLUG_INT_EN (1 << 28)
4411#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4412#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4413#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4414#define TV_HOTPLUG_INT_EN (1 << 18)
4415#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4416#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4417 PORTC_HOTPLUG_INT_EN | \
4418 PORTD_HOTPLUG_INT_EN | \
4419 SDVOC_HOTPLUG_INT_EN | \
4420 SDVOB_HOTPLUG_INT_EN | \
4421 CRT_HOTPLUG_INT_EN)
585fb111 4422#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4423#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4424/* must use period 64 on GM45 according to docs */
4425#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4426#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4427#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4428#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4429#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4430#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4431#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4432#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4433#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4434#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4435#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4436#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4437
ed5eb1b7 4438#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
0ce99f74 4439/*
0780cd36 4440 * HDMI/DP bits are g4x+
0ce99f74
DV
4441 *
4442 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4443 * Please check the detailed lore in the commit message for for experimental
4444 * evidence.
4445 */
0780cd36
VS
4446/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4447#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4448#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4449#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4450/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4451#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4452#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4453#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4454#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4455#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4456#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4457#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4458#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4459#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4460#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4461#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4462#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4463/* CRT/TV common between gen3+ */
585fb111
JB
4464#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4465#define TV_HOTPLUG_INT_STATUS (1 << 10)
4466#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4467#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4468#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4469#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4470#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4471#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4472#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4473#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4474
084b612e
CW
4475/* SDVO is different across gen3/4 */
4476#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4477#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4478/*
4479 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4480 * since reality corrobates that they're the same as on gen3. But keep these
4481 * bits here (and the comment!) to help any other lost wanderers back onto the
4482 * right tracks.
4483 */
084b612e
CW
4484#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4485#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4486#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4487#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4488#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4489 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4490 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4491 PORTB_HOTPLUG_INT_STATUS | \
4492 PORTC_HOTPLUG_INT_STATUS | \
4493 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4494
4495#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4496 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4497 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4498 PORTB_HOTPLUG_INT_STATUS | \
4499 PORTC_HOTPLUG_INT_STATUS | \
4500 PORTD_HOTPLUG_INT_STATUS)
585fb111 4501
c20cd312
PZ
4502/* SDVO and HDMI port control.
4503 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4504#define _GEN3_SDVOB 0x61140
4505#define _GEN3_SDVOC 0x61160
4506#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4507#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4508#define GEN4_HDMIB GEN3_SDVOB
4509#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4510#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4511#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4512#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4513#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4514#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4515#define PCH_HDMIC _MMIO(0xe1150)
4516#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4517
f0f59a00 4518#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4519#define DC_BALANCE_RESET (1 << 25)
ed5eb1b7 4520#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
84093603 4521#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4522#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4523#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4524#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4525#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4526
c20cd312
PZ
4527/* Gen 3 SDVO bits: */
4528#define SDVO_ENABLE (1 << 31)
76203467 4529#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4530#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4531#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4532#define SDVO_STALL_SELECT (1 << 29)
4533#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4534/*
585fb111 4535 * 915G/GM SDVO pixel multiplier.
585fb111 4536 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4537 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4538 */
c20cd312 4539#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4540#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4541#define SDVO_PHASE_SELECT_MASK (15 << 19)
4542#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4543#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4544#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4545#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4546#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4547#define SDVO_DETECTED (1 << 2)
585fb111 4548/* Bits to be preserved when writing */
c20cd312
PZ
4549#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4550 SDVO_INTERRUPT_ENABLE)
4551#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4552
4553/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4554#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4555#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4556#define SDVO_ENCODING_SDVO (0 << 10)
4557#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4558#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4559#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4560#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
dd6090f8 4561#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
c20cd312
PZ
4562/* VSYNC/HSYNC bits new with 965, default is to be set */
4563#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4564#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4565
4566/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4567#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4568#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4569
4570/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4571#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4572#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4573#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4574
44f37d1f 4575/* CHV SDVO/HDMI bits: */
76203467 4576#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4577#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4578#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4579
585fb111
JB
4580
4581/* DVO port control */
f0f59a00
VS
4582#define _DVOA 0x61120
4583#define DVOA _MMIO(_DVOA)
4584#define _DVOB 0x61140
4585#define DVOB _MMIO(_DVOB)
4586#define _DVOC 0x61160
4587#define DVOC _MMIO(_DVOC)
585fb111 4588#define DVO_ENABLE (1 << 31)
b45a2588
VS
4589#define DVO_PIPE_SEL_SHIFT 30
4590#define DVO_PIPE_SEL_MASK (1 << 30)
4591#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4592#define DVO_PIPE_STALL_UNUSED (0 << 28)
4593#define DVO_PIPE_STALL (1 << 28)
4594#define DVO_PIPE_STALL_TV (2 << 28)
4595#define DVO_PIPE_STALL_MASK (3 << 28)
4596#define DVO_USE_VGA_SYNC (1 << 15)
4597#define DVO_DATA_ORDER_I740 (0 << 14)
4598#define DVO_DATA_ORDER_FP (1 << 14)
4599#define DVO_VSYNC_DISABLE (1 << 11)
4600#define DVO_HSYNC_DISABLE (1 << 10)
4601#define DVO_VSYNC_TRISTATE (1 << 9)
4602#define DVO_HSYNC_TRISTATE (1 << 8)
4603#define DVO_BORDER_ENABLE (1 << 7)
4604#define DVO_DATA_ORDER_GBRG (1 << 6)
4605#define DVO_DATA_ORDER_RGGB (0 << 6)
4606#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4607#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4608#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4609#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4610#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4611#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4612#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4613#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4614#define DVOA_SRCDIM _MMIO(0x61124)
4615#define DVOB_SRCDIM _MMIO(0x61144)
4616#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4617#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4618#define DVO_SRCDIM_VERTICAL_SHIFT 0
4619
4620/* LVDS port control */
f0f59a00 4621#define LVDS _MMIO(0x61180)
585fb111
JB
4622/*
4623 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4624 * the DPLL semantics change when the LVDS is assigned to that pipe.
4625 */
4626#define LVDS_PORT_EN (1 << 31)
4627/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4628#define LVDS_PIPE_SEL_SHIFT 30
4629#define LVDS_PIPE_SEL_MASK (1 << 30)
4630#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4631#define LVDS_PIPE_SEL_SHIFT_CPT 29
4632#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4633#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4634/* LVDS dithering flag on 965/g4x platform */
4635#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4636/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4637#define LVDS_VSYNC_POLARITY (1 << 21)
4638#define LVDS_HSYNC_POLARITY (1 << 20)
4639
a3e17eb8
ZY
4640/* Enable border for unscaled (or aspect-scaled) display */
4641#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4642/*
4643 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4644 * pixel.
4645 */
4646#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4647#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4648#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4649/*
4650 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4651 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4652 * on.
4653 */
4654#define LVDS_A3_POWER_MASK (3 << 6)
4655#define LVDS_A3_POWER_DOWN (0 << 6)
4656#define LVDS_A3_POWER_UP (3 << 6)
4657/*
4658 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4659 * is set.
4660 */
4661#define LVDS_CLKB_POWER_MASK (3 << 4)
4662#define LVDS_CLKB_POWER_DOWN (0 << 4)
4663#define LVDS_CLKB_POWER_UP (3 << 4)
4664/*
4665 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4666 * setting for whether we are in dual-channel mode. The B3 pair will
4667 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4668 */
4669#define LVDS_B0B3_POWER_MASK (3 << 2)
4670#define LVDS_B0B3_POWER_DOWN (0 << 2)
4671#define LVDS_B0B3_POWER_UP (3 << 2)
4672
3c17fe4b 4673/* Video Data Island Packet control */
f0f59a00 4674#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4675/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4676 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4677 * of the infoframe structure specified by CEA-861. */
4678#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4679#define VIDEO_DIP_VSC_DATA_SIZE 36
4c614831 4680#define VIDEO_DIP_PPS_DATA_SIZE 132
f0f59a00 4681#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4682/* Pre HSW: */
3c17fe4b 4683#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4684#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4685#define VIDEO_DIP_PORT_MASK (3 << 29)
5cb3c1a1 4686#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
3c17fe4b
DH
4687#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4688#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
5cb3c1a1 4689#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
3c17fe4b
DH
4690#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4691#define VIDEO_DIP_SELECT_AVI (0 << 19)
4692#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
5cb3c1a1 4693#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
3c17fe4b 4694#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4695#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4696#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4697#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4698#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4699#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4700/* HSW and later: */
44b42ebf 4701#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
a670be33
DP
4702#define PSR_VSC_BIT_7_SET (1 << 27)
4703#define VSC_SELECT_MASK (0x3 << 25)
4704#define VSC_SELECT_SHIFT 25
4705#define VSC_DIP_HW_HEA_DATA (0 << 25)
4706#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4707#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4708#define VSC_DIP_SW_HEA_DATA (3 << 25)
4709#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
4710#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4711#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4712#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4713#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4714#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4715#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4716
585fb111 4717/* Panel power sequencing */
44cb734c
ID
4718#define PPS_BASE 0x61200
4719#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4720#define PCH_PPS_BASE 0xC7200
4721
4722#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4723 PPS_BASE + (reg) + \
4724 (pps_idx) * 0x100)
4725
4726#define _PP_STATUS 0x61200
4727#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
09b434d4 4728#define PP_ON REG_BIT(31)
f4ff2120
MC
4729
4730#define _PP_CONTROL_1 0xc7204
4731#define _PP_CONTROL_2 0xc7304
4732#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4733 _PP_CONTROL_2)
09b434d4 4734#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
09b434d4
JN
4735#define VDD_OVERRIDE_FORCE REG_BIT(3)
4736#define BACKLIGHT_ENABLE REG_BIT(2)
4737#define PWR_DOWN_ON_RESET REG_BIT(1)
4738#define PWR_STATE_TARGET REG_BIT(0)
585fb111
JB
4739/*
4740 * Indicates that all dependencies of the panel are on:
4741 *
4742 * - PLL enabled
4743 * - pipe enabled
4744 * - LVDS/DVOB/DVOC on
4745 */
09b434d4
JN
4746#define PP_READY REG_BIT(30)
4747#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
baa09e7d
JN
4748#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4749#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4750#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
09b434d4
JN
4751#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4752#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
baa09e7d
JN
4753#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4754#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4755#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4756#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4757#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4758#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4759#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4760#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4761#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
44cb734c
ID
4762
4763#define _PP_CONTROL 0x61204
4764#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
09b434d4 4765#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
baa09e7d 4766#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
09b434d4 4767#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
09b434d4
JN
4768#define EDP_FORCE_VDD REG_BIT(3)
4769#define EDP_BLC_ENABLE REG_BIT(2)
4770#define PANEL_POWER_RESET REG_BIT(1)
4771#define PANEL_POWER_ON REG_BIT(0)
44cb734c
ID
4772
4773#define _PP_ON_DELAYS 0x61208
4774#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
09b434d4 4775#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
baa09e7d
JN
4776#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4777#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4778#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4779#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4780#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
09b434d4 4781#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
09b434d4 4782#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
44cb734c
ID
4783
4784#define _PP_OFF_DELAYS 0x6120C
4785#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
09b434d4 4786#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
09b434d4 4787#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
44cb734c
ID
4788
4789#define _PP_DIVISOR 0x61210
4790#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
09b434d4 4791#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
09b434d4 4792#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
585fb111
JB
4793
4794/* Panel fitting */
ed5eb1b7 4795#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
585fb111
JB
4796#define PFIT_ENABLE (1 << 31)
4797#define PFIT_PIPE_MASK (3 << 29)
4798#define PFIT_PIPE_SHIFT 29
4799#define VERT_INTERP_DISABLE (0 << 10)
4800#define VERT_INTERP_BILINEAR (1 << 10)
4801#define VERT_INTERP_MASK (3 << 10)
4802#define VERT_AUTO_SCALE (1 << 9)
4803#define HORIZ_INTERP_DISABLE (0 << 6)
4804#define HORIZ_INTERP_BILINEAR (1 << 6)
4805#define HORIZ_INTERP_MASK (3 << 6)
4806#define HORIZ_AUTO_SCALE (1 << 5)
4807#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4808#define PFIT_FILTER_FUZZY (0 << 24)
4809#define PFIT_SCALING_AUTO (0 << 26)
4810#define PFIT_SCALING_PROGRAMMED (1 << 26)
4811#define PFIT_SCALING_PILLAR (2 << 26)
4812#define PFIT_SCALING_LETTER (3 << 26)
ed5eb1b7 4813#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
3fbe18d6
ZY
4814/* Pre-965 */
4815#define PFIT_VERT_SCALE_SHIFT 20
4816#define PFIT_VERT_SCALE_MASK 0xfff00000
4817#define PFIT_HORIZ_SCALE_SHIFT 4
4818#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4819/* 965+ */
4820#define PFIT_VERT_SCALE_SHIFT_965 16
4821#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4822#define PFIT_HORIZ_SCALE_SHIFT_965 0
4823#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4824
ed5eb1b7 4825#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
585fb111 4826
ed5eb1b7
JN
4827#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4828#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
f0f59a00
VS
4829#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4830 _VLV_BLC_PWM_CTL2_B)
07bf139b 4831
ed5eb1b7
JN
4832#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4833#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
f0f59a00
VS
4834#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4835 _VLV_BLC_PWM_CTL_B)
07bf139b 4836
ed5eb1b7
JN
4837#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4838#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
f0f59a00
VS
4839#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4840 _VLV_BLC_HIST_CTL_B)
07bf139b 4841
585fb111 4842/* Backlight control */
ed5eb1b7 4843#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
7cf41601
DV
4844#define BLM_PWM_ENABLE (1 << 31)
4845#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4846#define BLM_PIPE_SELECT (1 << 29)
4847#define BLM_PIPE_SELECT_IVB (3 << 29)
4848#define BLM_PIPE_A (0 << 29)
4849#define BLM_PIPE_B (1 << 29)
4850#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4851#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4852#define BLM_TRANSCODER_B BLM_PIPE_B
4853#define BLM_TRANSCODER_C BLM_PIPE_C
4854#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4855#define BLM_PIPE(pipe) ((pipe) << 29)
4856#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4857#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4858#define BLM_PHASE_IN_ENABLE (1 << 25)
4859#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4860#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4861#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4862#define BLM_PHASE_IN_COUNT_SHIFT (8)
4863#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4864#define BLM_PHASE_IN_INCR_SHIFT (0)
4865#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
ed5eb1b7 4866#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
ba3820ad
TI
4867/*
4868 * This is the most significant 15 bits of the number of backlight cycles in a
4869 * complete cycle of the modulated backlight control.
4870 *
4871 * The actual value is this field multiplied by two.
4872 */
7cf41601
DV
4873#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4874#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4875#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4876/*
4877 * This is the number of cycles out of the backlight modulation cycle for which
4878 * the backlight is on.
4879 *
4880 * This field must be no greater than the number of cycles in the complete
4881 * backlight modulation cycle.
4882 */
4883#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4884#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4885#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4886#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4887
ed5eb1b7 4888#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
2059ac3b 4889#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4890
7cf41601
DV
4891/* New registers for PCH-split platforms. Safe where new bits show up, the
4892 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4893#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4894#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4895
f0f59a00 4896#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4897
7cf41601
DV
4898/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4899 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4900#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4901#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4902#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4903#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4904#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4905
f0f59a00 4906#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4907#define UTIL_PIN_ENABLE (1 << 31)
4908
022e4e52
SK
4909#define UTIL_PIN_PIPE(x) ((x) << 29)
4910#define UTIL_PIN_PIPE_MASK (3 << 29)
4911#define UTIL_PIN_MODE_PWM (1 << 24)
4912#define UTIL_PIN_MODE_MASK (0xf << 24)
4913#define UTIL_PIN_POLARITY (1 << 22)
4914
0fb890c0 4915/* BXT backlight register definition. */
022e4e52 4916#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4917#define BXT_BLC_PWM_ENABLE (1 << 31)
4918#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4919#define _BXT_BLC_PWM_FREQ1 0xC8254
4920#define _BXT_BLC_PWM_DUTY1 0xC8258
4921
4922#define _BXT_BLC_PWM_CTL2 0xC8350
4923#define _BXT_BLC_PWM_FREQ2 0xC8354
4924#define _BXT_BLC_PWM_DUTY2 0xC8358
4925
f0f59a00 4926#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4927 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4928#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4929 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4930#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4931 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4932
f0f59a00 4933#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4934#define PCH_GTC_ENABLE (1 << 31)
4935
585fb111 4936/* TV port control */
f0f59a00 4937#define TV_CTL _MMIO(0x68000)
646b4269 4938/* Enables the TV encoder */
585fb111 4939# define TV_ENC_ENABLE (1 << 31)
646b4269 4940/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4941# define TV_ENC_PIPE_SEL_SHIFT 30
4942# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4943# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4944/* Outputs composite video (DAC A only) */
585fb111 4945# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4946/* Outputs SVideo video (DAC B/C) */
585fb111 4947# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4948/* Outputs Component video (DAC A/B/C) */
585fb111 4949# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4950/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4951# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4952# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4953/* Enables slow sync generation (945GM only) */
585fb111 4954# define TV_SLOW_SYNC (1 << 20)
646b4269 4955/* Selects 4x oversampling for 480i and 576p */
585fb111 4956# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4957/* Selects 2x oversampling for 720p and 1080i */
585fb111 4958# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4959/* Selects no oversampling for 1080p */
585fb111 4960# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4961/* Selects 8x oversampling */
585fb111 4962# define TV_OVERSAMPLE_8X (3 << 18)
e3bb355c 4963# define TV_OVERSAMPLE_MASK (3 << 18)
646b4269 4964/* Selects progressive mode rather than interlaced */
585fb111 4965# define TV_PROGRESSIVE (1 << 17)
646b4269 4966/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4967# define TV_PAL_BURST (1 << 16)
646b4269 4968/* Field for setting delay of Y compared to C */
585fb111 4969# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4970/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4971# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4972/*
585fb111
JB
4973 * Enables a fix for the 915GM only.
4974 *
4975 * Not sure what it does.
4976 */
4977# define TV_ENC_C0_FIX (1 << 10)
646b4269 4978/* Bits that must be preserved by software */
d2d9f232 4979# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4980# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4981/* Read-only state that reports all features enabled */
585fb111 4982# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4983/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4984# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4985/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4986# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4987/* Normal operation */
585fb111 4988# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4989/* Encoder test pattern 1 - combo pattern */
585fb111 4990# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4991/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4992# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4993/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4994# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4995/* Encoder test pattern 4 - random noise */
585fb111 4996# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4997/* Encoder test pattern 5 - linear color ramps */
585fb111 4998# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4999/*
585fb111
JB
5000 * This test mode forces the DACs to 50% of full output.
5001 *
5002 * This is used for load detection in combination with TVDAC_SENSE_MASK
5003 */
5004# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5005# define TV_TEST_MODE_MASK (7 << 0)
5006
f0f59a00 5007#define TV_DAC _MMIO(0x68004)
b8ed2a4f 5008# define TV_DAC_SAVE 0x00ffff00
646b4269 5009/*
585fb111
JB
5010 * Reports that DAC state change logic has reported change (RO).
5011 *
5012 * This gets cleared when TV_DAC_STATE_EN is cleared
5013*/
5014# define TVDAC_STATE_CHG (1 << 31)
5015# define TVDAC_SENSE_MASK (7 << 28)
646b4269 5016/* Reports that DAC A voltage is above the detect threshold */
585fb111 5017# define TVDAC_A_SENSE (1 << 30)
646b4269 5018/* Reports that DAC B voltage is above the detect threshold */
585fb111 5019# define TVDAC_B_SENSE (1 << 29)
646b4269 5020/* Reports that DAC C voltage is above the detect threshold */
585fb111 5021# define TVDAC_C_SENSE (1 << 28)
646b4269 5022/*
585fb111
JB
5023 * Enables DAC state detection logic, for load-based TV detection.
5024 *
5025 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5026 * to off, for load detection to work.
5027 */
5028# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 5029/* Sets the DAC A sense value to high */
585fb111 5030# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 5031/* Sets the DAC B sense value to high */
585fb111 5032# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 5033/* Sets the DAC C sense value to high */
585fb111 5034# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 5035/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 5036# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 5037/* Sets the slew rate. Must be preserved in software */
585fb111
JB
5038# define ENC_TVDAC_SLEW_FAST (1 << 6)
5039# define DAC_A_1_3_V (0 << 4)
5040# define DAC_A_1_1_V (1 << 4)
5041# define DAC_A_0_7_V (2 << 4)
cb66c692 5042# define DAC_A_MASK (3 << 4)
585fb111
JB
5043# define DAC_B_1_3_V (0 << 2)
5044# define DAC_B_1_1_V (1 << 2)
5045# define DAC_B_0_7_V (2 << 2)
cb66c692 5046# define DAC_B_MASK (3 << 2)
585fb111
JB
5047# define DAC_C_1_3_V (0 << 0)
5048# define DAC_C_1_1_V (1 << 0)
5049# define DAC_C_0_7_V (2 << 0)
cb66c692 5050# define DAC_C_MASK (3 << 0)
585fb111 5051
646b4269 5052/*
585fb111
JB
5053 * CSC coefficients are stored in a floating point format with 9 bits of
5054 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5055 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5056 * -1 (0x3) being the only legal negative value.
5057 */
f0f59a00 5058#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
5059# define TV_RY_MASK 0x07ff0000
5060# define TV_RY_SHIFT 16
5061# define TV_GY_MASK 0x00000fff
5062# define TV_GY_SHIFT 0
5063
f0f59a00 5064#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
5065# define TV_BY_MASK 0x07ff0000
5066# define TV_BY_SHIFT 16
646b4269 5067/*
585fb111
JB
5068 * Y attenuation for component video.
5069 *
5070 * Stored in 1.9 fixed point.
5071 */
5072# define TV_AY_MASK 0x000003ff
5073# define TV_AY_SHIFT 0
5074
f0f59a00 5075#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
5076# define TV_RU_MASK 0x07ff0000
5077# define TV_RU_SHIFT 16
5078# define TV_GU_MASK 0x000007ff
5079# define TV_GU_SHIFT 0
5080
f0f59a00 5081#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
5082# define TV_BU_MASK 0x07ff0000
5083# define TV_BU_SHIFT 16
646b4269 5084/*
585fb111
JB
5085 * U attenuation for component video.
5086 *
5087 * Stored in 1.9 fixed point.
5088 */
5089# define TV_AU_MASK 0x000003ff
5090# define TV_AU_SHIFT 0
5091
f0f59a00 5092#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
5093# define TV_RV_MASK 0x0fff0000
5094# define TV_RV_SHIFT 16
5095# define TV_GV_MASK 0x000007ff
5096# define TV_GV_SHIFT 0
5097
f0f59a00 5098#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
5099# define TV_BV_MASK 0x07ff0000
5100# define TV_BV_SHIFT 16
646b4269 5101/*
585fb111
JB
5102 * V attenuation for component video.
5103 *
5104 * Stored in 1.9 fixed point.
5105 */
5106# define TV_AV_MASK 0x000007ff
5107# define TV_AV_SHIFT 0
5108
f0f59a00 5109#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 5110/* 2s-complement brightness adjustment */
585fb111
JB
5111# define TV_BRIGHTNESS_MASK 0xff000000
5112# define TV_BRIGHTNESS_SHIFT 24
646b4269 5113/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5114# define TV_CONTRAST_MASK 0x00ff0000
5115# define TV_CONTRAST_SHIFT 16
646b4269 5116/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5117# define TV_SATURATION_MASK 0x0000ff00
5118# define TV_SATURATION_SHIFT 8
646b4269 5119/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
5120# define TV_HUE_MASK 0x000000ff
5121# define TV_HUE_SHIFT 0
5122
f0f59a00 5123#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 5124/* Controls the DAC level for black */
585fb111
JB
5125# define TV_BLACK_LEVEL_MASK 0x01ff0000
5126# define TV_BLACK_LEVEL_SHIFT 16
646b4269 5127/* Controls the DAC level for blanking */
585fb111
JB
5128# define TV_BLANK_LEVEL_MASK 0x000001ff
5129# define TV_BLANK_LEVEL_SHIFT 0
5130
f0f59a00 5131#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5132/* Number of pixels in the hsync. */
585fb111
JB
5133# define TV_HSYNC_END_MASK 0x1fff0000
5134# define TV_HSYNC_END_SHIFT 16
646b4269 5135/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5136# define TV_HTOTAL_MASK 0x00001fff
5137# define TV_HTOTAL_SHIFT 0
5138
f0f59a00 5139#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5140/* Enables the colorburst (needed for non-component color) */
585fb111 5141# define TV_BURST_ENA (1 << 31)
646b4269 5142/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5143# define TV_HBURST_START_SHIFT 16
5144# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5145/* Length of the colorburst */
585fb111
JB
5146# define TV_HBURST_LEN_SHIFT 0
5147# define TV_HBURST_LEN_MASK 0x0001fff
5148
f0f59a00 5149#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5150/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5151# define TV_HBLANK_END_SHIFT 16
5152# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5153/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5154# define TV_HBLANK_START_SHIFT 0
5155# define TV_HBLANK_START_MASK 0x0001fff
5156
f0f59a00 5157#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5158/* XXX */
585fb111
JB
5159# define TV_NBR_END_SHIFT 16
5160# define TV_NBR_END_MASK 0x07ff0000
646b4269 5161/* XXX */
585fb111
JB
5162# define TV_VI_END_F1_SHIFT 8
5163# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5164/* XXX */
585fb111
JB
5165# define TV_VI_END_F2_SHIFT 0
5166# define TV_VI_END_F2_MASK 0x0000003f
5167
f0f59a00 5168#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5169/* Length of vsync, in half lines */
585fb111
JB
5170# define TV_VSYNC_LEN_MASK 0x07ff0000
5171# define TV_VSYNC_LEN_SHIFT 16
646b4269 5172/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5173 * number of half lines.
5174 */
5175# define TV_VSYNC_START_F1_MASK 0x00007f00
5176# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5177/*
585fb111
JB
5178 * Offset of the start of vsync in field 2, measured in one less than the
5179 * number of half lines.
5180 */
5181# define TV_VSYNC_START_F2_MASK 0x0000007f
5182# define TV_VSYNC_START_F2_SHIFT 0
5183
f0f59a00 5184#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5185/* Enables generation of the equalization signal */
585fb111 5186# define TV_EQUAL_ENA (1 << 31)
646b4269 5187/* Length of vsync, in half lines */
585fb111
JB
5188# define TV_VEQ_LEN_MASK 0x007f0000
5189# define TV_VEQ_LEN_SHIFT 16
646b4269 5190/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5191 * the number of half lines.
5192 */
5193# define TV_VEQ_START_F1_MASK 0x0007f00
5194# define TV_VEQ_START_F1_SHIFT 8
646b4269 5195/*
585fb111
JB
5196 * Offset of the start of equalization in field 2, measured in one less than
5197 * the number of half lines.
5198 */
5199# define TV_VEQ_START_F2_MASK 0x000007f
5200# define TV_VEQ_START_F2_SHIFT 0
5201
f0f59a00 5202#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5203/*
585fb111
JB
5204 * Offset to start of vertical colorburst, measured in one less than the
5205 * number of lines from vertical start.
5206 */
5207# define TV_VBURST_START_F1_MASK 0x003f0000
5208# define TV_VBURST_START_F1_SHIFT 16
646b4269 5209/*
585fb111
JB
5210 * Offset to the end of vertical colorburst, measured in one less than the
5211 * number of lines from the start of NBR.
5212 */
5213# define TV_VBURST_END_F1_MASK 0x000000ff
5214# define TV_VBURST_END_F1_SHIFT 0
5215
f0f59a00 5216#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5217/*
585fb111
JB
5218 * Offset to start of vertical colorburst, measured in one less than the
5219 * number of lines from vertical start.
5220 */
5221# define TV_VBURST_START_F2_MASK 0x003f0000
5222# define TV_VBURST_START_F2_SHIFT 16
646b4269 5223/*
585fb111
JB
5224 * Offset to the end of vertical colorburst, measured in one less than the
5225 * number of lines from the start of NBR.
5226 */
5227# define TV_VBURST_END_F2_MASK 0x000000ff
5228# define TV_VBURST_END_F2_SHIFT 0
5229
f0f59a00 5230#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5231/*
585fb111
JB
5232 * Offset to start of vertical colorburst, measured in one less than the
5233 * number of lines from vertical start.
5234 */
5235# define TV_VBURST_START_F3_MASK 0x003f0000
5236# define TV_VBURST_START_F3_SHIFT 16
646b4269 5237/*
585fb111
JB
5238 * Offset to the end of vertical colorburst, measured in one less than the
5239 * number of lines from the start of NBR.
5240 */
5241# define TV_VBURST_END_F3_MASK 0x000000ff
5242# define TV_VBURST_END_F3_SHIFT 0
5243
f0f59a00 5244#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5245/*
585fb111
JB
5246 * Offset to start of vertical colorburst, measured in one less than the
5247 * number of lines from vertical start.
5248 */
5249# define TV_VBURST_START_F4_MASK 0x003f0000
5250# define TV_VBURST_START_F4_SHIFT 16
646b4269 5251/*
585fb111
JB
5252 * Offset to the end of vertical colorburst, measured in one less than the
5253 * number of lines from the start of NBR.
5254 */
5255# define TV_VBURST_END_F4_MASK 0x000000ff
5256# define TV_VBURST_END_F4_SHIFT 0
5257
f0f59a00 5258#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5259/* Turns on the first subcarrier phase generation DDA */
585fb111 5260# define TV_SC_DDA1_EN (1 << 31)
646b4269 5261/* Turns on the first subcarrier phase generation DDA */
585fb111 5262# define TV_SC_DDA2_EN (1 << 30)
646b4269 5263/* Turns on the first subcarrier phase generation DDA */
585fb111 5264# define TV_SC_DDA3_EN (1 << 29)
646b4269 5265/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5266# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5267/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5268# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5269/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5270# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5271/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5272# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5273/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5274# define TV_BURST_LEVEL_MASK 0x00ff0000
5275# define TV_BURST_LEVEL_SHIFT 16
646b4269 5276/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5277# define TV_SCDDA1_INC_MASK 0x00000fff
5278# define TV_SCDDA1_INC_SHIFT 0
5279
f0f59a00 5280#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5281/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5282# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5283# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5284/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5285# define TV_SCDDA2_INC_MASK 0x00007fff
5286# define TV_SCDDA2_INC_SHIFT 0
5287
f0f59a00 5288#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5289/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5290# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5291# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5292/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5293# define TV_SCDDA3_INC_MASK 0x00007fff
5294# define TV_SCDDA3_INC_SHIFT 0
5295
f0f59a00 5296#define TV_WIN_POS _MMIO(0x68070)
646b4269 5297/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5298# define TV_XPOS_MASK 0x1fff0000
5299# define TV_XPOS_SHIFT 16
646b4269 5300/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5301# define TV_YPOS_MASK 0x00000fff
5302# define TV_YPOS_SHIFT 0
5303
f0f59a00 5304#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5305/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5306# define TV_XSIZE_MASK 0x1fff0000
5307# define TV_XSIZE_SHIFT 16
646b4269 5308/*
585fb111
JB
5309 * Vertical size of the display window, measured in pixels.
5310 *
5311 * Must be even for interlaced modes.
5312 */
5313# define TV_YSIZE_MASK 0x00000fff
5314# define TV_YSIZE_SHIFT 0
5315
f0f59a00 5316#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5317/*
585fb111
JB
5318 * Enables automatic scaling calculation.
5319 *
5320 * If set, the rest of the registers are ignored, and the calculated values can
5321 * be read back from the register.
5322 */
5323# define TV_AUTO_SCALE (1 << 31)
646b4269 5324/*
585fb111
JB
5325 * Disables the vertical filter.
5326 *
5327 * This is required on modes more than 1024 pixels wide */
5328# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5329/* Enables adaptive vertical filtering */
585fb111
JB
5330# define TV_VADAPT (1 << 28)
5331# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5332/* Selects the least adaptive vertical filtering mode */
585fb111 5333# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5334/* Selects the moderately adaptive vertical filtering mode */
585fb111 5335# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5336/* Selects the most adaptive vertical filtering mode */
585fb111 5337# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5338/*
585fb111
JB
5339 * Sets the horizontal scaling factor.
5340 *
5341 * This should be the fractional part of the horizontal scaling factor divided
5342 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5343 *
5344 * (src width - 1) / ((oversample * dest width) - 1)
5345 */
5346# define TV_HSCALE_FRAC_MASK 0x00003fff
5347# define TV_HSCALE_FRAC_SHIFT 0
5348
f0f59a00 5349#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5350/*
585fb111
JB
5351 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5352 *
5353 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5354 */
5355# define TV_VSCALE_INT_MASK 0x00038000
5356# define TV_VSCALE_INT_SHIFT 15
646b4269 5357/*
585fb111
JB
5358 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5359 *
5360 * \sa TV_VSCALE_INT_MASK
5361 */
5362# define TV_VSCALE_FRAC_MASK 0x00007fff
5363# define TV_VSCALE_FRAC_SHIFT 0
5364
f0f59a00 5365#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5366/*
585fb111
JB
5367 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5368 *
5369 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5370 *
5371 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5372 */
5373# define TV_VSCALE_IP_INT_MASK 0x00038000
5374# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5375/*
585fb111
JB
5376 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5377 *
5378 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5379 *
5380 * \sa TV_VSCALE_IP_INT_MASK
5381 */
5382# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5383# define TV_VSCALE_IP_FRAC_SHIFT 0
5384
f0f59a00 5385#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5386# define TV_CC_ENABLE (1 << 31)
646b4269 5387/*
585fb111
JB
5388 * Specifies which field to send the CC data in.
5389 *
5390 * CC data is usually sent in field 0.
5391 */
5392# define TV_CC_FID_MASK (1 << 27)
5393# define TV_CC_FID_SHIFT 27
646b4269 5394/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5395# define TV_CC_HOFF_MASK 0x03ff0000
5396# define TV_CC_HOFF_SHIFT 16
646b4269 5397/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5398# define TV_CC_LINE_MASK 0x0000003f
5399# define TV_CC_LINE_SHIFT 0
5400
f0f59a00 5401#define TV_CC_DATA _MMIO(0x68094)
585fb111 5402# define TV_CC_RDY (1 << 31)
646b4269 5403/* Second word of CC data to be transmitted. */
585fb111
JB
5404# define TV_CC_DATA_2_MASK 0x007f0000
5405# define TV_CC_DATA_2_SHIFT 16
646b4269 5406/* First word of CC data to be transmitted. */
585fb111
JB
5407# define TV_CC_DATA_1_MASK 0x0000007f
5408# define TV_CC_DATA_1_SHIFT 0
5409
f0f59a00
VS
5410#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5411#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5412#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5413#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5414
040d87f1 5415/* Display Port */
f0f59a00
VS
5416#define DP_A _MMIO(0x64000) /* eDP */
5417#define DP_B _MMIO(0x64100)
5418#define DP_C _MMIO(0x64200)
5419#define DP_D _MMIO(0x64300)
040d87f1 5420
f0f59a00
VS
5421#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5422#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5423#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5424
040d87f1 5425#define DP_PORT_EN (1 << 31)
59b74c49
VS
5426#define DP_PIPE_SEL_SHIFT 30
5427#define DP_PIPE_SEL_MASK (1 << 30)
5428#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5429#define DP_PIPE_SEL_SHIFT_IVB 29
5430#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5431#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5432#define DP_PIPE_SEL_SHIFT_CHV 16
5433#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5434#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5435
040d87f1
KP
5436/* Link training mode - select a suitable mode for each stage */
5437#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5438#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5439#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5440#define DP_LINK_TRAIN_OFF (3 << 28)
5441#define DP_LINK_TRAIN_MASK (3 << 28)
5442#define DP_LINK_TRAIN_SHIFT 28
5443
8db9d77b
ZW
5444/* CPT Link training mode */
5445#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5446#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5447#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5448#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5449#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5450#define DP_LINK_TRAIN_SHIFT_CPT 8
5451
040d87f1
KP
5452/* Signal voltages. These are mostly controlled by the other end */
5453#define DP_VOLTAGE_0_4 (0 << 25)
5454#define DP_VOLTAGE_0_6 (1 << 25)
5455#define DP_VOLTAGE_0_8 (2 << 25)
5456#define DP_VOLTAGE_1_2 (3 << 25)
5457#define DP_VOLTAGE_MASK (7 << 25)
5458#define DP_VOLTAGE_SHIFT 25
5459
5460/* Signal pre-emphasis levels, like voltages, the other end tells us what
5461 * they want
5462 */
5463#define DP_PRE_EMPHASIS_0 (0 << 22)
5464#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5465#define DP_PRE_EMPHASIS_6 (2 << 22)
5466#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5467#define DP_PRE_EMPHASIS_MASK (7 << 22)
5468#define DP_PRE_EMPHASIS_SHIFT 22
5469
5470/* How many wires to use. I guess 3 was too hard */
17aa6be9 5471#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5472#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5473#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5474
5475/* Mystic DPCD version 1.1 special mode */
5476#define DP_ENHANCED_FRAMING (1 << 18)
5477
32f9d658
ZW
5478/* eDP */
5479#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5480#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5481#define DP_PLL_FREQ_MASK (3 << 16)
5482
646b4269 5483/* locked once port is enabled */
040d87f1
KP
5484#define DP_PORT_REVERSAL (1 << 15)
5485
32f9d658
ZW
5486/* eDP */
5487#define DP_PLL_ENABLE (1 << 14)
5488
646b4269 5489/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5490#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5491
5492#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5493#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5494
646b4269 5495/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5496#define DP_COLOR_RANGE_16_235 (1 << 8)
5497
646b4269 5498/* Turn on the audio link */
040d87f1
KP
5499#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5500
646b4269 5501/* vs and hs sync polarity */
040d87f1
KP
5502#define DP_SYNC_VS_HIGH (1 << 4)
5503#define DP_SYNC_HS_HIGH (1 << 3)
5504
646b4269 5505/* A fantasy */
040d87f1
KP
5506#define DP_DETECTED (1 << 2)
5507
646b4269 5508/* The aux channel provides a way to talk to the
040d87f1
KP
5509 * signal sink for DDC etc. Max packet size supported
5510 * is 20 bytes in each direction, hence the 5 fixed
5511 * data registers
5512 */
ed5eb1b7
JN
5513#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5514#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5515#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5516#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5517#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5518#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
5519
5520#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5521#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5522#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5523#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5524#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5525#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
5526
5527#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5528#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5529#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5530#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5531#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5532#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
5533
5534#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5535#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5536#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5537#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5538#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5539#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
5540
5541#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5542#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5543#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5544#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5545#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5546#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
5547
5548#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5549#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5550#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5551#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5552#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5553#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
a324fcac 5554
bdabdb63
VS
5555#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5556#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5557
5558#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5559#define DP_AUX_CH_CTL_DONE (1 << 30)
5560#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5561#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5562#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5563#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5564#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5565#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5566#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5567#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5568#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5569#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5570#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5571#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5572#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5573#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5574#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5575#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5576#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5577#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5578#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5579#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5580#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5581#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6f211ed4 5582#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
395b2913 5583#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5584#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5585#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5586
5587/*
5588 * Computing GMCH M and N values for the Display Port link
5589 *
5590 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5591 *
5592 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5593 *
5594 * The GMCH value is used internally
5595 *
5596 * bytes_per_pixel is the number of bytes coming out of the plane,
5597 * which is after the LUTs, so we want the bytes for our color format.
5598 * For our current usage, this is always 3, one byte for R, G and B.
5599 */
e3b95f1e
DV
5600#define _PIPEA_DATA_M_G4X 0x70050
5601#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5602
5603/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5604#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5605#define TU_SIZE_SHIFT 25
a65851af 5606#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5607
a65851af
VS
5608#define DATA_LINK_M_N_MASK (0xffffff)
5609#define DATA_LINK_N_MAX (0x800000)
040d87f1 5610
e3b95f1e
DV
5611#define _PIPEA_DATA_N_G4X 0x70054
5612#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5613#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5614
5615/*
5616 * Computing Link M and N values for the Display Port link
5617 *
5618 * Link M / N = pixel_clock / ls_clk
5619 *
5620 * (the DP spec calls pixel_clock the 'strm_clk')
5621 *
5622 * The Link value is transmitted in the Main Stream
5623 * Attributes and VB-ID.
5624 */
5625
e3b95f1e
DV
5626#define _PIPEA_LINK_M_G4X 0x70060
5627#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5628#define PIPEA_DP_LINK_M_MASK (0xffffff)
5629
e3b95f1e
DV
5630#define _PIPEA_LINK_N_G4X 0x70064
5631#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5632#define PIPEA_DP_LINK_N_MASK (0xffffff)
5633
f0f59a00
VS
5634#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5635#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5636#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5637#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5638
585fb111
JB
5639/* Display & cursor control */
5640
5641/* Pipe A */
a57c774a 5642#define _PIPEADSL 0x70000
837ba00f
PZ
5643#define DSL_LINEMASK_GEN2 0x00000fff
5644#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5645#define _PIPEACONF 0x70008
5ee8ee86 5646#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5647#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5648#define PIPECONF_DOUBLE_WIDE (1 << 30)
5649#define I965_PIPECONF_ACTIVE (1 << 30)
5650#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5651#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5652#define PIPECONF_SINGLE_WIDE 0
5653#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5654#define PIPECONF_PIPE_LOCKED (1 << 25)
5ee8ee86 5655#define PIPECONF_FORCE_BORDER (1 << 25)
9d5441de
VS
5656#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5657#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5658#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5659#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5660#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5661#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5662#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5663#define PIPECONF_GAMMA_MODE_SHIFT 24
59df7b17 5664#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5665#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5666/* Note that pre-gen3 does not support interlaced display directly. Panel
5667 * fitting must be disabled on pre-ilk for interlaced. */
5668#define PIPECONF_PROGRESSIVE (0 << 21)
5669#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5670#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5671#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5672#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5673/* Ironlake and later have a complete new set of values for interlaced. PFIT
5674 * means panel fitter required, PF means progressive fetch, DBL means power
5675 * saving pixel doubling. */
5676#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5677#define PIPECONF_INTERLACED_ILK (3 << 21)
5678#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5679#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5680#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5681#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5682#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5683#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5684#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5685#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5686#define PIPECONF_8BPC (0 << 5)
5687#define PIPECONF_10BPC (1 << 5)
5688#define PIPECONF_6BPC (2 << 5)
5689#define PIPECONF_12BPC (3 << 5)
5690#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5691#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5692#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5693#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5694#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5695#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5696#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5697#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5698#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5699#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5700#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5701#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5702#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5703#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5704#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5705#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5706#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5707#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5708#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5709#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5710#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5711#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5712#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5713#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5714#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5715#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5716#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5717#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5718#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5719#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5720#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5721#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5722#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5723#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5724#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5725#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5726#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5727#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5728#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5729#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5730#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5731#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5732#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5733#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5734#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5735#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5736#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5737#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5738#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5739#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5740#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5741#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5742#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5743
755e9019
ID
5744#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5745#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5746
84fd4f4e
RB
5747#define PIPE_A_OFFSET 0x70000
5748#define PIPE_B_OFFSET 0x71000
5749#define PIPE_C_OFFSET 0x72000
5750#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5751/*
5752 * There's actually no pipe EDP. Some pipe registers have
5753 * simply shifted from the pipe to the transcoder, while
5754 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5755 * to access such registers in transcoder EDP.
5756 */
5757#define PIPE_EDP_OFFSET 0x7f000
5758
372610f3
MC
5759/* ICL DSI 0 and 1 */
5760#define PIPE_DSI0_OFFSET 0x7b000
5761#define PIPE_DSI1_OFFSET 0x7b800
5762
f0f59a00
VS
5763#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5764#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5765#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5766#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5767#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5768
e262568e
VS
5769#define _PIPEAGCMAX 0x70010
5770#define _PIPEBGCMAX 0x71010
5771#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5772
756f85cf
PZ
5773#define _PIPE_MISC_A 0x70030
5774#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5775#define PIPEMISC_YUV420_ENABLE (1 << 27)
5776#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
09b25812 5777#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
5ee8ee86
PZ
5778#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5779#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5780#define PIPEMISC_DITHER_8_BPC (0 << 5)
5781#define PIPEMISC_DITHER_10_BPC (1 << 5)
5782#define PIPEMISC_DITHER_6_BPC (2 << 5)
5783#define PIPEMISC_DITHER_12_BPC (3 << 5)
5784#define PIPEMISC_DITHER_ENABLE (1 << 4)
5785#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5786#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5787#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5788
c0550305
MR
5789/* Skylake+ pipe bottom (background) color */
5790#define _SKL_BOTTOM_COLOR_A 0x70034
5791#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5792#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5793#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5794
f0f59a00 5795#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5796#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5797#define PIPEB_HLINE_INT_EN (1 << 28)
5798#define PIPEB_VBLANK_INT_EN (1 << 27)
5799#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5800#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5801#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5802#define PIPE_PSR_INT_EN (1 << 22)
5803#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5804#define PIPEA_HLINE_INT_EN (1 << 20)
5805#define PIPEA_VBLANK_INT_EN (1 << 19)
5806#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5807#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5808#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5809#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5810#define PIPEC_HLINE_INT_EN (1 << 12)
5811#define PIPEC_VBLANK_INT_EN (1 << 11)
5812#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5813#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5814#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5815
f0f59a00 5816#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5817#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5818#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5819#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5820#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5821#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5822#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5823#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5824#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5825#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5826#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5827#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5828#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5829#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5830#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5831#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5832#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5833#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5834#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5835#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5836#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5837#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5838#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5839#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5840#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5841#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5842#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5843#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5844#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5845
ed5eb1b7 5846#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
585fb111
JB
5847#define DSPARB_CSTART_MASK (0x7f << 7)
5848#define DSPARB_CSTART_SHIFT 7
5849#define DSPARB_BSTART_MASK (0x7f)
5850#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5851#define DSPARB_BEND_SHIFT 9 /* on 855 */
5852#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5853#define DSPARB_SPRITEA_SHIFT_VLV 0
5854#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5855#define DSPARB_SPRITEB_SHIFT_VLV 8
5856#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5857#define DSPARB_SPRITEC_SHIFT_VLV 16
5858#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5859#define DSPARB_SPRITED_SHIFT_VLV 24
5860#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5861#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5862#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5863#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5864#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5865#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5866#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5867#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5868#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5869#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5870#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5871#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5872#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5873#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5874#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5875#define DSPARB_SPRITEE_SHIFT_VLV 0
5876#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5877#define DSPARB_SPRITEF_SHIFT_VLV 8
5878#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5879
0a560674 5880/* pnv/gen4/g4x/vlv/chv */
ed5eb1b7 5881#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
0a560674 5882#define DSPFW_SR_SHIFT 23
5ee8ee86 5883#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5884#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5885#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5886#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5887#define DSPFW_PLANEB_MASK (0x7f << 8)
5888#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5889#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5890#define DSPFW_PLANEA_MASK (0x7f << 0)
5891#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5892#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
5ee8ee86 5893#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5894#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5895#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5896#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5897#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5898#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5899#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5900#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5901#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5902#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5903#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5904#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5905#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5906#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5907#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5908#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
5ee8ee86
PZ
5909#define DSPFW_HPLL_SR_EN (1 << 31)
5910#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5911#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5912#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5913#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5914#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5915#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5916#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5917
5918/* vlv/chv */
f0f59a00 5919#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5920#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5921#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5922#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5923#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5924#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5925#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5926#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5927#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5928#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5929#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5930#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5931#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5932#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5933#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5934#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5935#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5936#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5937#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5938#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5939#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5940#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5941#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5942#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5943#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5944#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5945#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5946#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5947#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5948#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5949#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5950#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5951#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5952#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5953#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5954#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5955#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5956#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5957#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5958#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5959#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5960#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5961#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5962#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5963#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5964#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5965#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5966
5967/* vlv/chv high order bits */
f0f59a00 5968#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5969#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5970#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5971#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5972#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5973#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5974#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5975#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5976#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5977#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5978#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5979#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5980#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5981#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5982#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5983#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5984#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5985#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5986#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5987#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5988#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5989#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5990#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5991#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5992#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5993#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5994#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5995#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5996#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5997#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5998#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5999#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 6000#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 6001#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 6002#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 6003#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 6004#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 6005#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 6006#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 6007#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 6008#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 6009#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 6010
12a3c055 6011/* drain latency register values*/
f0f59a00 6012#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 6013#define DDL_CURSOR_SHIFT 24
5ee8ee86 6014#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 6015#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
6016#define DDL_PRECISION_HIGH (1 << 7)
6017#define DDL_PRECISION_LOW (0 << 7)
0948c265 6018#define DRAIN_LATENCY_MASK 0x7f
12a3c055 6019
f0f59a00 6020#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
6021#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6022#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 6023
c231775c 6024#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 6025#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 6026
7662c8bd 6027/* FIFO watermark sizes etc */
0e442c60 6028#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
6029#define I915_FIFO_LINE_SIZE 64
6030#define I830_FIFO_LINE_SIZE 32
0e442c60 6031
ceb04246 6032#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 6033#define G4X_FIFO_SIZE 127
1b07e04e
ZY
6034#define I965_FIFO_SIZE 512
6035#define I945_FIFO_SIZE 127
7662c8bd 6036#define I915_FIFO_SIZE 95
dff33cfc 6037#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 6038#define I830_FIFO_SIZE 95
0e442c60 6039
ceb04246 6040#define VALLEYVIEW_MAX_WM 0xff
0e442c60 6041#define G4X_MAX_WM 0x3f
7662c8bd
SL
6042#define I915_MAX_WM 0x3f
6043
f2b115e6
AJ
6044#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6045#define PINEVIEW_FIFO_LINE_SIZE 64
6046#define PINEVIEW_MAX_WM 0x1ff
6047#define PINEVIEW_DFT_WM 0x3f
6048#define PINEVIEW_DFT_HPLLOFF_WM 0
6049#define PINEVIEW_GUARD_WM 10
6050#define PINEVIEW_CURSOR_FIFO 64
6051#define PINEVIEW_CURSOR_MAX_WM 0x3f
6052#define PINEVIEW_CURSOR_DFT_WM 0
6053#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 6054
ceb04246 6055#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
6056#define I965_CURSOR_FIFO 64
6057#define I965_CURSOR_MAX_WM 32
6058#define I965_CURSOR_DFT_WM 8
7f8a8569 6059
fae1267d 6060/* Watermark register definitions for SKL */
086f8e84
VS
6061#define _CUR_WM_A_0 0x70140
6062#define _CUR_WM_B_0 0x71140
6063#define _PLANE_WM_1_A_0 0x70240
6064#define _PLANE_WM_1_B_0 0x71240
6065#define _PLANE_WM_2_A_0 0x70340
6066#define _PLANE_WM_2_B_0 0x71340
6067#define _PLANE_WM_TRANS_1_A_0 0x70268
6068#define _PLANE_WM_TRANS_1_B_0 0x71268
6069#define _PLANE_WM_TRANS_2_A_0 0x70368
6070#define _PLANE_WM_TRANS_2_B_0 0x71368
6071#define _CUR_WM_TRANS_A_0 0x70168
6072#define _CUR_WM_TRANS_B_0 0x71168
fae1267d 6073#define PLANE_WM_EN (1 << 31)
2ed8e1f5 6074#define PLANE_WM_IGNORE_LINES (1 << 30)
fae1267d
PB
6075#define PLANE_WM_LINES_SHIFT 14
6076#define PLANE_WM_LINES_MASK 0x1f
c7e716b8 6077#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
fae1267d 6078
086f8e84 6079#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
6080#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6081#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 6082
086f8e84
VS
6083#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6084#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
6085#define _PLANE_WM_BASE(pipe, plane) \
6086 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6087#define PLANE_WM(pipe, plane, level) \
f0f59a00 6088 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 6089#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 6090 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 6091#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 6092 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 6093#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 6094 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 6095
7f8a8569 6096/* define the Watermark register on Ironlake */
f0f59a00 6097#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 6098#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 6099#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 6100#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 6101#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 6102#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 6103
f0f59a00
VS
6104#define WM0_PIPEB_ILK _MMIO(0x45104)
6105#define WM0_PIPEC_IVB _MMIO(0x45200)
6106#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 6107#define WM1_LP_SR_EN (1 << 31)
7f8a8569 6108#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
6109#define WM1_LP_LATENCY_MASK (0x7f << 24)
6110#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 6111#define WM1_LP_FBC_SHIFT 20
416f4727 6112#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 6113#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 6114#define WM1_LP_SR_SHIFT 8
1996d624 6115#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 6116#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 6117#define WM2_LP_EN (1 << 31)
f0f59a00 6118#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 6119#define WM3_LP_EN (1 << 31)
f0f59a00
VS
6120#define WM1S_LP_ILK _MMIO(0x45120)
6121#define WM2S_LP_IVB _MMIO(0x45124)
6122#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 6123#define WM1S_LP_EN (1 << 31)
7f8a8569 6124
cca32e9a
PZ
6125#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6126 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6127 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6128
7f8a8569 6129/* Memory latency timer register */
f0f59a00 6130#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
6131#define MLTR_WM1_SHIFT 0
6132#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
6133/* the unit of memory self-refresh latency time is 0.5us */
6134#define ILK_SRLT_MASK 0x3f
6135
1398261a
YL
6136
6137/* the address where we get all kinds of latency value */
f0f59a00 6138#define SSKPD _MMIO(0x5d10)
1398261a
YL
6139#define SSKPD_WM_MASK 0x3f
6140#define SSKPD_WM0_SHIFT 0
6141#define SSKPD_WM1_SHIFT 8
6142#define SSKPD_WM2_SHIFT 16
6143#define SSKPD_WM3_SHIFT 24
6144
585fb111
JB
6145/*
6146 * The two pipe frame counter registers are not synchronized, so
6147 * reading a stable value is somewhat tricky. The following code
6148 * should work:
6149 *
6150 * do {
6151 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6152 * PIPE_FRAME_HIGH_SHIFT;
6153 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6154 * PIPE_FRAME_LOW_SHIFT);
6155 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6156 * PIPE_FRAME_HIGH_SHIFT);
6157 * } while (high1 != high2);
6158 * frame = (high1 << 8) | low1;
6159 */
25a2e2d0 6160#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6161#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6162#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6163#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6164#define PIPE_FRAME_LOW_MASK 0xff000000
6165#define PIPE_FRAME_LOW_SHIFT 24
6166#define PIPE_PIXEL_MASK 0x00ffffff
6167#define PIPE_PIXEL_SHIFT 0
9880b7a5 6168/* GM45+ just has to be different */
fd8f507c
VS
6169#define _PIPEA_FRMCOUNT_G4X 0x70040
6170#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6171#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6172#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6173
6174/* Cursor A & B regs */
5efb3e28 6175#define _CURACNTR 0x70080
14b60391
JB
6176/* Old style CUR*CNTR flags (desktop 8xx) */
6177#define CURSOR_ENABLE 0x80000000
6178#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6179#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6180#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6181#define CURSOR_FORMAT_SHIFT 24
6182#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6183#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6184#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6185#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6186#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6187#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6188/* New style CUR*CNTR flags */
b99b9ec1
VS
6189#define MCURSOR_MODE 0x27
6190#define MCURSOR_MODE_DISABLE 0x00
6191#define MCURSOR_MODE_128_32B_AX 0x02
6192#define MCURSOR_MODE_256_32B_AX 0x03
6193#define MCURSOR_MODE_64_32B_AX 0x07
6194#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6195#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6196#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6197#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6198#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6199#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6200#define MCURSOR_GAMMA_ENABLE (1 << 26)
8271b2ef 6201#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
5ee8ee86 6202#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6203#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6204#define _CURABASE 0x70084
6205#define _CURAPOS 0x70088
585fb111
JB
6206#define CURSOR_POS_MASK 0x007FF
6207#define CURSOR_POS_SIGN 0x8000
6208#define CURSOR_X_SHIFT 0
6209#define CURSOR_Y_SHIFT 16
024faac7
VS
6210#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6211#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6212#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6213#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6214#define _CURBCNTR 0x700c0
6215#define _CURBBASE 0x700c4
6216#define _CURBPOS 0x700c8
585fb111 6217
65a21cd6
JB
6218#define _CURBCNTR_IVB 0x71080
6219#define _CURBBASE_IVB 0x71084
6220#define _CURBPOS_IVB 0x71088
6221
5efb3e28
VS
6222#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6223#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6224#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6225#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6226#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6227
5efb3e28
VS
6228#define CURSOR_A_OFFSET 0x70080
6229#define CURSOR_B_OFFSET 0x700c0
6230#define CHV_CURSOR_C_OFFSET 0x700e0
6231#define IVB_CURSOR_B_OFFSET 0x71080
6232#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6233
585fb111 6234/* Display A control */
a57c774a 6235#define _DSPACNTR 0x70180
5ee8ee86 6236#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6237#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6238#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6239#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6240#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6241#define DISPPLANE_YUV422 (0x0 << 26)
6242#define DISPPLANE_8BPP (0x2 << 26)
6243#define DISPPLANE_BGRA555 (0x3 << 26)
6244#define DISPPLANE_BGRX555 (0x4 << 26)
6245#define DISPPLANE_BGRX565 (0x5 << 26)
6246#define DISPPLANE_BGRX888 (0x6 << 26)
6247#define DISPPLANE_BGRA888 (0x7 << 26)
6248#define DISPPLANE_RGBX101010 (0x8 << 26)
6249#define DISPPLANE_RGBA101010 (0x9 << 26)
6250#define DISPPLANE_BGRX101010 (0xa << 26)
6251#define DISPPLANE_RGBX161616 (0xc << 26)
6252#define DISPPLANE_RGBX888 (0xe << 26)
6253#define DISPPLANE_RGBA888 (0xf << 26)
6254#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6255#define DISPPLANE_STEREO_DISABLE 0
8271b2ef 6256#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
b24e7179 6257#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6258#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6259#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6260#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6261#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6262#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6263#define DISPPLANE_NO_LINE_DOUBLE 0
6264#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6265#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6266#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6267#define DISPPLANE_ROTATE_180 (1 << 15)
6268#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6269#define DISPPLANE_TILED (1 << 10)
6270#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6271#define _DSPAADDR 0x70184
6272#define _DSPASTRIDE 0x70188
6273#define _DSPAPOS 0x7018C /* reserved */
6274#define _DSPASIZE 0x70190
6275#define _DSPASURF 0x7019C /* 965+ only */
6276#define _DSPATILEOFF 0x701A4 /* 965+ only */
6277#define _DSPAOFFSET 0x701A4 /* HSW */
6278#define _DSPASURFLIVE 0x701AC
6279
f0f59a00
VS
6280#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6281#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6282#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6283#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6284#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6285#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6286#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6287#define DSPLINOFF(plane) DSPADDR(plane)
6288#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6289#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6290
c14b0485
VS
6291/* CHV pipe B blender and primary plane */
6292#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6293#define CHV_BLEND_LEGACY (0 << 30)
6294#define CHV_BLEND_ANDROID (1 << 30)
6295#define CHV_BLEND_MPO (2 << 30)
6296#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6297#define _CHV_CANVAS_A 0x60a04
6298#define _PRIMPOS_A 0x60a08
6299#define _PRIMSIZE_A 0x60a0c
6300#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6301#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6302
f0f59a00
VS
6303#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6304#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6305#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6306#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6307#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6308
446f2545
AR
6309/* Display/Sprite base address macros */
6310#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6311#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6312#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6313
85fa792b
VS
6314/*
6315 * VBIOS flags
6316 * gen2:
6317 * [00:06] alm,mgm
6318 * [10:16] all
6319 * [30:32] alm,mgm
6320 * gen3+:
6321 * [00:0f] all
6322 * [10:1f] all
6323 * [30:32] all
6324 */
ed5eb1b7
JN
6325#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6326#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6327#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
f0f59a00 6328#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6329
6330/* Pipe B */
ed5eb1b7
JN
6331#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6332#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6333#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
25a2e2d0
VS
6334#define _PIPEBFRAMEHIGH 0x71040
6335#define _PIPEBFRAMEPIXEL 0x71044
ed5eb1b7
JN
6336#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6337#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
9880b7a5 6338
585fb111
JB
6339
6340/* Display B control */
ed5eb1b7 6341#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
5ee8ee86 6342#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6343#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6344#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6345#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
ed5eb1b7
JN
6346#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6347#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6348#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6349#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6350#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6351#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6352#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6353#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
585fb111 6354
372610f3
MC
6355/* ICL DSI 0 and 1 */
6356#define _PIPEDSI0CONF 0x7b008
6357#define _PIPEDSI1CONF 0x7b808
6358
b840d907
JB
6359/* Sprite A control */
6360#define _DVSACNTR 0x72180
5ee8ee86
PZ
6361#define DVS_ENABLE (1 << 31)
6362#define DVS_GAMMA_ENABLE (1 << 30)
6363#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6364#define DVS_PIXFORMAT_MASK (3 << 25)
6365#define DVS_FORMAT_YUV422 (0 << 25)
6366#define DVS_FORMAT_RGBX101010 (1 << 25)
6367#define DVS_FORMAT_RGBX888 (2 << 25)
6368#define DVS_FORMAT_RGBX161616 (3 << 25)
6369#define DVS_PIPE_CSC_ENABLE (1 << 24)
6370#define DVS_SOURCE_KEY (1 << 22)
6371#define DVS_RGB_ORDER_XBGR (1 << 20)
6372#define DVS_YUV_FORMAT_BT709 (1 << 18)
6373#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6374#define DVS_YUV_ORDER_YUYV (0 << 16)
6375#define DVS_YUV_ORDER_UYVY (1 << 16)
6376#define DVS_YUV_ORDER_YVYU (2 << 16)
6377#define DVS_YUV_ORDER_VYUY (3 << 16)
6378#define DVS_ROTATE_180 (1 << 15)
6379#define DVS_DEST_KEY (1 << 2)
6380#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6381#define DVS_TILED (1 << 10)
b840d907
JB
6382#define _DVSALINOFF 0x72184
6383#define _DVSASTRIDE 0x72188
6384#define _DVSAPOS 0x7218c
6385#define _DVSASIZE 0x72190
6386#define _DVSAKEYVAL 0x72194
6387#define _DVSAKEYMSK 0x72198
6388#define _DVSASURF 0x7219c
6389#define _DVSAKEYMAXVAL 0x721a0
6390#define _DVSATILEOFF 0x721a4
6391#define _DVSASURFLIVE 0x721ac
6392#define _DVSASCALE 0x72204
5ee8ee86
PZ
6393#define DVS_SCALE_ENABLE (1 << 31)
6394#define DVS_FILTER_MASK (3 << 29)
6395#define DVS_FILTER_MEDIUM (0 << 29)
6396#define DVS_FILTER_ENHANCING (1 << 29)
6397#define DVS_FILTER_SOFTENING (2 << 29)
6398#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6399#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6400#define _DVSAGAMC 0x72300
6401
6402#define _DVSBCNTR 0x73180
6403#define _DVSBLINOFF 0x73184
6404#define _DVSBSTRIDE 0x73188
6405#define _DVSBPOS 0x7318c
6406#define _DVSBSIZE 0x73190
6407#define _DVSBKEYVAL 0x73194
6408#define _DVSBKEYMSK 0x73198
6409#define _DVSBSURF 0x7319c
6410#define _DVSBKEYMAXVAL 0x731a0
6411#define _DVSBTILEOFF 0x731a4
6412#define _DVSBSURFLIVE 0x731ac
6413#define _DVSBSCALE 0x73204
6414#define _DVSBGAMC 0x73300
6415
f0f59a00
VS
6416#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6417#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6418#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6419#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6420#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6421#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6422#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6423#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6424#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6425#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6426#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6427#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6428
6429#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6430#define SPRITE_ENABLE (1 << 31)
6431#define SPRITE_GAMMA_ENABLE (1 << 30)
6432#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6433#define SPRITE_PIXFORMAT_MASK (7 << 25)
6434#define SPRITE_FORMAT_YUV422 (0 << 25)
6435#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6436#define SPRITE_FORMAT_RGBX888 (2 << 25)
6437#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6438#define SPRITE_FORMAT_YUV444 (4 << 25)
6439#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6440#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6441#define SPRITE_SOURCE_KEY (1 << 22)
6442#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6443#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6444#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6445#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6446#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6447#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6448#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6449#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6450#define SPRITE_ROTATE_180 (1 << 15)
6451#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6452#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6453#define SPRITE_TILED (1 << 10)
6454#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6455#define _SPRA_LINOFF 0x70284
6456#define _SPRA_STRIDE 0x70288
6457#define _SPRA_POS 0x7028c
6458#define _SPRA_SIZE 0x70290
6459#define _SPRA_KEYVAL 0x70294
6460#define _SPRA_KEYMSK 0x70298
6461#define _SPRA_SURF 0x7029c
6462#define _SPRA_KEYMAX 0x702a0
6463#define _SPRA_TILEOFF 0x702a4
c54173a8 6464#define _SPRA_OFFSET 0x702a4
32ae46bf 6465#define _SPRA_SURFLIVE 0x702ac
b840d907 6466#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6467#define SPRITE_SCALE_ENABLE (1 << 31)
6468#define SPRITE_FILTER_MASK (3 << 29)
6469#define SPRITE_FILTER_MEDIUM (0 << 29)
6470#define SPRITE_FILTER_ENHANCING (1 << 29)
6471#define SPRITE_FILTER_SOFTENING (2 << 29)
6472#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6473#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6474#define _SPRA_GAMC 0x70400
6475
6476#define _SPRB_CTL 0x71280
6477#define _SPRB_LINOFF 0x71284
6478#define _SPRB_STRIDE 0x71288
6479#define _SPRB_POS 0x7128c
6480#define _SPRB_SIZE 0x71290
6481#define _SPRB_KEYVAL 0x71294
6482#define _SPRB_KEYMSK 0x71298
6483#define _SPRB_SURF 0x7129c
6484#define _SPRB_KEYMAX 0x712a0
6485#define _SPRB_TILEOFF 0x712a4
c54173a8 6486#define _SPRB_OFFSET 0x712a4
32ae46bf 6487#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6488#define _SPRB_SCALE 0x71304
6489#define _SPRB_GAMC 0x71400
6490
f0f59a00
VS
6491#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6492#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6493#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6494#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6495#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6496#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6497#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6498#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6499#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6500#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6501#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6502#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6503#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6504#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6505
921c3b67 6506#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6507#define SP_ENABLE (1 << 31)
6508#define SP_GAMMA_ENABLE (1 << 30)
6509#define SP_PIXFORMAT_MASK (0xf << 26)
6510#define SP_FORMAT_YUV422 (0 << 26)
6511#define SP_FORMAT_BGR565 (5 << 26)
6512#define SP_FORMAT_BGRX8888 (6 << 26)
6513#define SP_FORMAT_BGRA8888 (7 << 26)
6514#define SP_FORMAT_RGBX1010102 (8 << 26)
6515#define SP_FORMAT_RGBA1010102 (9 << 26)
6516#define SP_FORMAT_RGBX8888 (0xe << 26)
6517#define SP_FORMAT_RGBA8888 (0xf << 26)
6518#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6519#define SP_SOURCE_KEY (1 << 22)
6520#define SP_YUV_FORMAT_BT709 (1 << 18)
6521#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6522#define SP_YUV_ORDER_YUYV (0 << 16)
6523#define SP_YUV_ORDER_UYVY (1 << 16)
6524#define SP_YUV_ORDER_YVYU (2 << 16)
6525#define SP_YUV_ORDER_VYUY (3 << 16)
6526#define SP_ROTATE_180 (1 << 15)
6527#define SP_TILED (1 << 10)
6528#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6529#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6530#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6531#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6532#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6533#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6534#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6535#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6536#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6537#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6538#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6539#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6540#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6541#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6542#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6543#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6544#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6545#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6546#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6547
6548#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6549#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6550#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6551#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6552#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6553#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6554#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6555#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6556#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6557#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6558#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6559#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6560#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6561#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6562
83c04a62
VS
6563#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6564 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6565
6566#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6567#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6568#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6569#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6570#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6571#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6572#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6573#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6574#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6575#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6576#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6577#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6578#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6579#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6580
6ca2aeb2
VS
6581/*
6582 * CHV pipe B sprite CSC
6583 *
6584 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6585 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6586 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6587 */
83c04a62
VS
6588#define _MMIO_CHV_SPCSC(plane_id, reg) \
6589 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6590
6591#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6592#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6593#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6594#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6595#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6596
83c04a62
VS
6597#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6598#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6599#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6600#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6601#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6602#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6603#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6604
83c04a62
VS
6605#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6606#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6607#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6608#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6609#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6610
83c04a62
VS
6611#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6612#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6613#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6614#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6615#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6616
70d21f0e
DL
6617/* Skylake plane registers */
6618
6619#define _PLANE_CTL_1_A 0x70180
6620#define _PLANE_CTL_2_A 0x70280
6621#define _PLANE_CTL_3_A 0x70380
6622#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6623#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6624#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6625/*
6626 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6627 * expanded to include bit 23 as well. However, the shift-24 based values
6628 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6629 */
70d21f0e 6630#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6631#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6632#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6633#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
e1312211 6634#define PLANE_CTL_FORMAT_P010 (3 << 24)
5ee8ee86 6635#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
e1312211 6636#define PLANE_CTL_FORMAT_P012 (5 << 24)
5ee8ee86 6637#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
e1312211 6638#define PLANE_CTL_FORMAT_P016 (7 << 24)
5ee8ee86
PZ
6639#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6640#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6641#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6642#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6643#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
696fa001
SS
6644#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6645#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6646#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6647#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6648#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6649#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
dc2a41b4 6650#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6651#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6652#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6653#define PLANE_CTL_ORDER_BGRX (0 << 20)
6654#define PLANE_CTL_ORDER_RGBX (1 << 20)
1e364f90 6655#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
b0f5c0ba 6656#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6657#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6658#define PLANE_CTL_YUV422_YUYV (0 << 16)
6659#define PLANE_CTL_YUV422_UYVY (1 << 16)
6660#define PLANE_CTL_YUV422_YVYU (2 << 16)
6661#define PLANE_CTL_YUV422_VYUY (3 << 16)
53867b46 6662#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
70d21f0e 6663#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6664#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6665#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6666#define PLANE_CTL_TILED_LINEAR (0 << 10)
6667#define PLANE_CTL_TILED_X (1 << 10)
6668#define PLANE_CTL_TILED_Y (4 << 10)
6669#define PLANE_CTL_TILED_YF (5 << 10)
6670#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6671#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6672#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6673#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6674#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6675#define PLANE_CTL_ROTATE_MASK 0x3
6676#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6677#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6678#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6679#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6680#define _PLANE_STRIDE_1_A 0x70188
6681#define _PLANE_STRIDE_2_A 0x70288
6682#define _PLANE_STRIDE_3_A 0x70388
6683#define _PLANE_POS_1_A 0x7018c
6684#define _PLANE_POS_2_A 0x7028c
6685#define _PLANE_POS_3_A 0x7038c
6686#define _PLANE_SIZE_1_A 0x70190
6687#define _PLANE_SIZE_2_A 0x70290
6688#define _PLANE_SIZE_3_A 0x70390
6689#define _PLANE_SURF_1_A 0x7019c
6690#define _PLANE_SURF_2_A 0x7029c
6691#define _PLANE_SURF_3_A 0x7039c
6692#define _PLANE_OFFSET_1_A 0x701a4
6693#define _PLANE_OFFSET_2_A 0x702a4
6694#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6695#define _PLANE_KEYVAL_1_A 0x70194
6696#define _PLANE_KEYVAL_2_A 0x70294
6697#define _PLANE_KEYMSK_1_A 0x70198
6698#define _PLANE_KEYMSK_2_A 0x70298
b2081525 6699#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
dc2a41b4
DL
6700#define _PLANE_KEYMAX_1_A 0x701a0
6701#define _PLANE_KEYMAX_2_A 0x702a0
7b012bd6 6702#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
2e2adb05
VS
6703#define _PLANE_AUX_DIST_1_A 0x701c0
6704#define _PLANE_AUX_DIST_2_A 0x702c0
6705#define _PLANE_AUX_OFFSET_1_A 0x701c4
6706#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
6707#define _PLANE_CUS_CTL_1_A 0x701c8
6708#define _PLANE_CUS_CTL_2_A 0x702c8
6709#define PLANE_CUS_ENABLE (1 << 31)
6710#define PLANE_CUS_PLANE_6 (0 << 30)
6711#define PLANE_CUS_PLANE_7 (1 << 30)
6712#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6713#define PLANE_CUS_HPHASE_0 (0 << 16)
6714#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6715#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6716#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6717#define PLANE_CUS_VPHASE_0 (0 << 12)
6718#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6719#define PLANE_CUS_VPHASE_0_5 (2 << 12)
47f9ea8b
ACO
6720#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6721#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6722#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6723#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6724#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6a255da7 6725#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
077ef1f0 6726#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6727#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6728#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6729#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6730#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6731#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6732#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6733#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6734#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6735#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6736#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6737#define _PLANE_BUF_CFG_1_A 0x7027c
6738#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6739#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6740#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6741
6a255da7
US
6742/* Input CSC Register Definitions */
6743#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6744#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6745
6746#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6747#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6748
6749#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6750 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6751 _PLANE_INPUT_CSC_RY_GY_1_B)
6752#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6753 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6754 _PLANE_INPUT_CSC_RY_GY_2_B)
6755
6756#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6757 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6758 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6759
6760#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6761#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6762
6763#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6764#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6765
6766#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6767 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6768 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6769#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6770 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6771 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6772#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6773 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6774 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6775
6776#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6777#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6778
6779#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6780#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6781
6782#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6783 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6784 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6785#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6786 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6787 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6788#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6789 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6790 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 6791
70d21f0e
DL
6792#define _PLANE_CTL_1_B 0x71180
6793#define _PLANE_CTL_2_B 0x71280
6794#define _PLANE_CTL_3_B 0x71380
6795#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6796#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6797#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6798#define PLANE_CTL(pipe, plane) \
f0f59a00 6799 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6800
6801#define _PLANE_STRIDE_1_B 0x71188
6802#define _PLANE_STRIDE_2_B 0x71288
6803#define _PLANE_STRIDE_3_B 0x71388
6804#define _PLANE_STRIDE_1(pipe) \
6805 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6806#define _PLANE_STRIDE_2(pipe) \
6807 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6808#define _PLANE_STRIDE_3(pipe) \
6809 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6810#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6811 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6812
6813#define _PLANE_POS_1_B 0x7118c
6814#define _PLANE_POS_2_B 0x7128c
6815#define _PLANE_POS_3_B 0x7138c
6816#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6817#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6818#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6819#define PLANE_POS(pipe, plane) \
f0f59a00 6820 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6821
6822#define _PLANE_SIZE_1_B 0x71190
6823#define _PLANE_SIZE_2_B 0x71290
6824#define _PLANE_SIZE_3_B 0x71390
6825#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6826#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6827#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6828#define PLANE_SIZE(pipe, plane) \
f0f59a00 6829 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6830
6831#define _PLANE_SURF_1_B 0x7119c
6832#define _PLANE_SURF_2_B 0x7129c
6833#define _PLANE_SURF_3_B 0x7139c
6834#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6835#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6836#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6837#define PLANE_SURF(pipe, plane) \
f0f59a00 6838 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6839
6840#define _PLANE_OFFSET_1_B 0x711a4
6841#define _PLANE_OFFSET_2_B 0x712a4
6842#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6843#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6844#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6845 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6846
dc2a41b4
DL
6847#define _PLANE_KEYVAL_1_B 0x71194
6848#define _PLANE_KEYVAL_2_B 0x71294
6849#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6850#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6851#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6852 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6853
6854#define _PLANE_KEYMSK_1_B 0x71198
6855#define _PLANE_KEYMSK_2_B 0x71298
6856#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6857#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6858#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6859 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6860
6861#define _PLANE_KEYMAX_1_B 0x711a0
6862#define _PLANE_KEYMAX_2_B 0x712a0
6863#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6864#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6865#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6866 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6867
8211bd5b
DL
6868#define _PLANE_BUF_CFG_1_B 0x7127c
6869#define _PLANE_BUF_CFG_2_B 0x7137c
d7e449a8 6870#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
37cde11b 6871#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6872#define _PLANE_BUF_CFG_1(pipe) \
6873 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6874#define _PLANE_BUF_CFG_2(pipe) \
6875 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6876#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6877 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6878
2cd601c6
CK
6879#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6880#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6881#define _PLANE_NV12_BUF_CFG_1(pipe) \
6882 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6883#define _PLANE_NV12_BUF_CFG_2(pipe) \
6884 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6885#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6886 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6887
2e2adb05
VS
6888#define _PLANE_AUX_DIST_1_B 0x711c0
6889#define _PLANE_AUX_DIST_2_B 0x712c0
6890#define _PLANE_AUX_DIST_1(pipe) \
6891 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6892#define _PLANE_AUX_DIST_2(pipe) \
6893 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6894#define PLANE_AUX_DIST(pipe, plane) \
6895 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6896
6897#define _PLANE_AUX_OFFSET_1_B 0x711c4
6898#define _PLANE_AUX_OFFSET_2_B 0x712c4
6899#define _PLANE_AUX_OFFSET_1(pipe) \
6900 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6901#define _PLANE_AUX_OFFSET_2(pipe) \
6902 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6903#define PLANE_AUX_OFFSET(pipe, plane) \
6904 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6905
cb2458ba
ML
6906#define _PLANE_CUS_CTL_1_B 0x711c8
6907#define _PLANE_CUS_CTL_2_B 0x712c8
6908#define _PLANE_CUS_CTL_1(pipe) \
6909 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6910#define _PLANE_CUS_CTL_2(pipe) \
6911 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6912#define PLANE_CUS_CTL(pipe, plane) \
6913 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6914
47f9ea8b
ACO
6915#define _PLANE_COLOR_CTL_1_B 0x711CC
6916#define _PLANE_COLOR_CTL_2_B 0x712CC
6917#define _PLANE_COLOR_CTL_3_B 0x713CC
6918#define _PLANE_COLOR_CTL_1(pipe) \
6919 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6920#define _PLANE_COLOR_CTL_2(pipe) \
6921 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6922#define PLANE_COLOR_CTL(pipe, plane) \
6923 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6924
6925#/* SKL new cursor registers */
8211bd5b
DL
6926#define _CUR_BUF_CFG_A 0x7017c
6927#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6928#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6929
585fb111 6930/* VBIOS regs */
f0f59a00 6931#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6932# define VGA_DISP_DISABLE (1 << 31)
6933# define VGA_2X_MODE (1 << 30)
6934# define VGA_PIPE_B_SELECT (1 << 29)
6935
f0f59a00 6936#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6937
f2b115e6 6938/* Ironlake */
b9055052 6939
f0f59a00 6940#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6941
f0f59a00 6942#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6943#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6944#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6945#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6946#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6947#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6948#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6949#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6950#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6951#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6952#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6953
6954/* refresh rate hardware control */
f0f59a00 6955#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6956#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6957#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6958
f0f59a00 6959#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6960#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6961#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6962#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6963#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6964#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6965#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6966
f0f59a00 6967#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6968# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6969# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6970
f0f59a00 6971#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6972# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6973
f0f59a00 6974#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6975#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6976#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6977#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6978
6979
a57c774a 6980#define _PIPEA_DATA_M1 0x60030
5eddb70b 6981#define PIPE_DATA_M1_OFFSET 0
a57c774a 6982#define _PIPEA_DATA_N1 0x60034
5eddb70b 6983#define PIPE_DATA_N1_OFFSET 0
b9055052 6984
a57c774a 6985#define _PIPEA_DATA_M2 0x60038
5eddb70b 6986#define PIPE_DATA_M2_OFFSET 0
a57c774a 6987#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6988#define PIPE_DATA_N2_OFFSET 0
b9055052 6989
a57c774a 6990#define _PIPEA_LINK_M1 0x60040
5eddb70b 6991#define PIPE_LINK_M1_OFFSET 0
a57c774a 6992#define _PIPEA_LINK_N1 0x60044
5eddb70b 6993#define PIPE_LINK_N1_OFFSET 0
b9055052 6994
a57c774a 6995#define _PIPEA_LINK_M2 0x60048
5eddb70b 6996#define PIPE_LINK_M2_OFFSET 0
a57c774a 6997#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6998#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6999
7000/* PIPEB timing regs are same start from 0x61000 */
7001
a57c774a
AK
7002#define _PIPEB_DATA_M1 0x61030
7003#define _PIPEB_DATA_N1 0x61034
7004#define _PIPEB_DATA_M2 0x61038
7005#define _PIPEB_DATA_N2 0x6103c
7006#define _PIPEB_LINK_M1 0x61040
7007#define _PIPEB_LINK_N1 0x61044
7008#define _PIPEB_LINK_M2 0x61048
7009#define _PIPEB_LINK_N2 0x6104c
7010
f0f59a00
VS
7011#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7012#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7013#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7014#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7015#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7016#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7017#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7018#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
7019
7020/* CPU panel fitter */
9db4a9c7
JB
7021/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7022#define _PFA_CTL_1 0x68080
7023#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
7024#define PF_ENABLE (1 << 31)
7025#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7026#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7027#define PF_FILTER_MASK (3 << 23)
7028#define PF_FILTER_PROGRAMMED (0 << 23)
7029#define PF_FILTER_MED_3x3 (1 << 23)
7030#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7031#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
7032#define _PFA_WIN_SZ 0x68074
7033#define _PFB_WIN_SZ 0x68874
7034#define _PFA_WIN_POS 0x68070
7035#define _PFB_WIN_POS 0x68870
7036#define _PFA_VSCALE 0x68084
7037#define _PFB_VSCALE 0x68884
7038#define _PFA_HSCALE 0x68090
7039#define _PFB_HSCALE 0x68890
7040
f0f59a00
VS
7041#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7042#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7043#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7044#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7045#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 7046
bd2e244f
JB
7047#define _PSA_CTL 0x68180
7048#define _PSB_CTL 0x68980
5ee8ee86 7049#define PS_ENABLE (1 << 31)
bd2e244f
JB
7050#define _PSA_WIN_SZ 0x68174
7051#define _PSB_WIN_SZ 0x68974
7052#define _PSA_WIN_POS 0x68170
7053#define _PSB_WIN_POS 0x68970
7054
f0f59a00
VS
7055#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7056#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7057#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 7058
1c9a2d4a
CK
7059/*
7060 * Skylake scalers
7061 */
7062#define _PS_1A_CTRL 0x68180
7063#define _PS_2A_CTRL 0x68280
7064#define _PS_1B_CTRL 0x68980
7065#define _PS_2B_CTRL 0x68A80
7066#define _PS_1C_CTRL 0x69180
7067#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
7068#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7069#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7070#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
7071#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7072#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 7073#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 7074#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 7075#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
7076#define PS_FILTER_MASK (3 << 23)
7077#define PS_FILTER_MEDIUM (0 << 23)
7078#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7079#define PS_FILTER_BILINEAR (3 << 23)
7080#define PS_VERT3TAP (1 << 21)
7081#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7082#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7083#define PS_PWRUP_PROGRESS (1 << 17)
7084#define PS_V_FILTER_BYPASS (1 << 8)
7085#define PS_VADAPT_EN (1 << 7)
7086#define PS_VADAPT_MODE_MASK (3 << 5)
7087#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7088#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7089#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
7090#define PS_PLANE_Y_SEL_MASK (7 << 5)
7091#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
1c9a2d4a
CK
7092
7093#define _PS_PWR_GATE_1A 0x68160
7094#define _PS_PWR_GATE_2A 0x68260
7095#define _PS_PWR_GATE_1B 0x68960
7096#define _PS_PWR_GATE_2B 0x68A60
7097#define _PS_PWR_GATE_1C 0x69160
7098#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7099#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7100#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7101#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7102#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7103#define PS_PWR_GATE_SLPEN_8 0
7104#define PS_PWR_GATE_SLPEN_16 1
7105#define PS_PWR_GATE_SLPEN_24 2
7106#define PS_PWR_GATE_SLPEN_32 3
7107
7108#define _PS_WIN_POS_1A 0x68170
7109#define _PS_WIN_POS_2A 0x68270
7110#define _PS_WIN_POS_1B 0x68970
7111#define _PS_WIN_POS_2B 0x68A70
7112#define _PS_WIN_POS_1C 0x69170
7113
7114#define _PS_WIN_SZ_1A 0x68174
7115#define _PS_WIN_SZ_2A 0x68274
7116#define _PS_WIN_SZ_1B 0x68974
7117#define _PS_WIN_SZ_2B 0x68A74
7118#define _PS_WIN_SZ_1C 0x69174
7119
7120#define _PS_VSCALE_1A 0x68184
7121#define _PS_VSCALE_2A 0x68284
7122#define _PS_VSCALE_1B 0x68984
7123#define _PS_VSCALE_2B 0x68A84
7124#define _PS_VSCALE_1C 0x69184
7125
7126#define _PS_HSCALE_1A 0x68190
7127#define _PS_HSCALE_2A 0x68290
7128#define _PS_HSCALE_1B 0x68990
7129#define _PS_HSCALE_2B 0x68A90
7130#define _PS_HSCALE_1C 0x69190
7131
7132#define _PS_VPHASE_1A 0x68188
7133#define _PS_VPHASE_2A 0x68288
7134#define _PS_VPHASE_1B 0x68988
7135#define _PS_VPHASE_2B 0x68A88
7136#define _PS_VPHASE_1C 0x69188
0a59952b
VS
7137#define PS_Y_PHASE(x) ((x) << 16)
7138#define PS_UV_RGB_PHASE(x) ((x) << 0)
7139#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7140#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
7141
7142#define _PS_HPHASE_1A 0x68194
7143#define _PS_HPHASE_2A 0x68294
7144#define _PS_HPHASE_1B 0x68994
7145#define _PS_HPHASE_2B 0x68A94
7146#define _PS_HPHASE_1C 0x69194
7147
7148#define _PS_ECC_STAT_1A 0x681D0
7149#define _PS_ECC_STAT_2A 0x682D0
7150#define _PS_ECC_STAT_1B 0x689D0
7151#define _PS_ECC_STAT_2B 0x68AD0
7152#define _PS_ECC_STAT_1C 0x691D0
7153
e67005e5 7154#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 7155#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7156 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7157 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 7158#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7159 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7160 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 7161#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7162 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7163 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 7164#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7165 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7166 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 7167#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7168 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7169 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 7170#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7171 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7172 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 7173#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7174 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7175 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 7176#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7177 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7178 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 7179#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 7180 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 7181 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 7182
b9055052 7183/* legacy palette */
9db4a9c7
JB
7184#define _LGC_PALETTE_A 0x4a000
7185#define _LGC_PALETTE_B 0x4a800
f0f59a00 7186#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 7187
514462ca
VS
7188/* ilk/snb precision palette */
7189#define _PREC_PALETTE_A 0x4b000
7190#define _PREC_PALETTE_B 0x4c000
7191#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7192
7193#define _PREC_PIPEAGCMAX 0x4d000
7194#define _PREC_PIPEBGCMAX 0x4d010
7195#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7196
42db64ef
PZ
7197#define _GAMMA_MODE_A 0x4a480
7198#define _GAMMA_MODE_B 0x4ac80
f0f59a00 7199#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
13717cef
US
7200#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7201#define POST_CSC_GAMMA_ENABLE (1 << 30)
5bda1aca 7202#define GAMMA_MODE_MODE_MASK (3 << 0)
13717cef
US
7203#define GAMMA_MODE_MODE_8BIT (0 << 0)
7204#define GAMMA_MODE_MODE_10BIT (1 << 0)
7205#define GAMMA_MODE_MODE_12BIT (2 << 0)
7206#define GAMMA_MODE_MODE_SPLIT (3 << 0)
42db64ef 7207
8337206d 7208/* DMC/CSR */
f0f59a00 7209#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7210#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7211#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7212#define CSR_SSP_BASE _MMIO(0x8F074)
7213#define CSR_HTP_SKL _MMIO(0x8F004)
7214#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7215#define CSR_LAST_WRITE_VALUE 0xc003b400
7216/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7217#define CSR_MMIO_START_RANGE 0x80000
7218#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7219#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7220#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7221#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 7222
b9055052
ZW
7223/* interrupts */
7224#define DE_MASTER_IRQ_CONTROL (1 << 31)
7225#define DE_SPRITEB_FLIP_DONE (1 << 29)
7226#define DE_SPRITEA_FLIP_DONE (1 << 28)
7227#define DE_PLANEB_FLIP_DONE (1 << 27)
7228#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7229#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7230#define DE_PCU_EVENT (1 << 25)
7231#define DE_GTT_FAULT (1 << 24)
7232#define DE_POISON (1 << 23)
7233#define DE_PERFORM_COUNTER (1 << 22)
7234#define DE_PCH_EVENT (1 << 21)
7235#define DE_AUX_CHANNEL_A (1 << 20)
7236#define DE_DP_A_HOTPLUG (1 << 19)
7237#define DE_GSE (1 << 18)
7238#define DE_PIPEB_VBLANK (1 << 15)
7239#define DE_PIPEB_EVEN_FIELD (1 << 14)
7240#define DE_PIPEB_ODD_FIELD (1 << 13)
7241#define DE_PIPEB_LINE_COMPARE (1 << 12)
7242#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7243#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7244#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7245#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7246#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7247#define DE_PIPEA_EVEN_FIELD (1 << 6)
7248#define DE_PIPEA_ODD_FIELD (1 << 5)
7249#define DE_PIPEA_LINE_COMPARE (1 << 4)
7250#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7251#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7252#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7253#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7254#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7255
b1f14ad0 7256/* More Ivybridge lolz */
5ee8ee86
PZ
7257#define DE_ERR_INT_IVB (1 << 30)
7258#define DE_GSE_IVB (1 << 29)
7259#define DE_PCH_EVENT_IVB (1 << 28)
7260#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7261#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7262#define DE_EDP_PSR_INT_HSW (1 << 19)
7263#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7264#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7265#define DE_PIPEC_VBLANK_IVB (1 << 10)
7266#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7267#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7268#define DE_PIPEB_VBLANK_IVB (1 << 5)
7269#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7270#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7271#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7272#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7273#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7274
f0f59a00 7275#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7276#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7277
f0f59a00
VS
7278#define DEISR _MMIO(0x44000)
7279#define DEIMR _MMIO(0x44004)
7280#define DEIIR _MMIO(0x44008)
7281#define DEIER _MMIO(0x4400c)
b9055052 7282
f0f59a00
VS
7283#define GTISR _MMIO(0x44010)
7284#define GTIMR _MMIO(0x44014)
7285#define GTIIR _MMIO(0x44018)
7286#define GTIER _MMIO(0x4401c)
b9055052 7287
f0f59a00 7288#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7289#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7290#define GEN8_PCU_IRQ (1 << 30)
7291#define GEN8_DE_PCH_IRQ (1 << 23)
7292#define GEN8_DE_MISC_IRQ (1 << 22)
7293#define GEN8_DE_PORT_IRQ (1 << 20)
7294#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7295#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7296#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7297#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7298#define GEN8_GT_VECS_IRQ (1 << 6)
7299#define GEN8_GT_GUC_IRQ (1 << 5)
7300#define GEN8_GT_PM_IRQ (1 << 4)
8a68d464
CW
7301#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7302#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
5ee8ee86
PZ
7303#define GEN8_GT_BCS_IRQ (1 << 1)
7304#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7305
f0f59a00
VS
7306#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7307#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7308#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7309#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7310
5ee8ee86
PZ
7311#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7312#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7313#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7314#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7315#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7316#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7317#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7318#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7319#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7320
abd58f01 7321#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7322#define GEN8_BCS_IRQ_SHIFT 16
8a68d464
CW
7323#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7324#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
abd58f01 7325#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7326#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7327
f0f59a00
VS
7328#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7329#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7330#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7331#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7332#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7333#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7334#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7335#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7336#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7337#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7338#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7339#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7340#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7341#define GEN8_PIPE_VSYNC (1 << 1)
7342#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7343#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7344#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7345#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7346#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7347#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7348#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7349#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7350#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7351#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7352#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7353#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7354 (GEN8_PIPE_CURSOR_FAULT | \
7355 GEN8_PIPE_SPRITE_FAULT | \
7356 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7357#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7358 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7359 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7360 GEN9_PIPE_PLANE3_FAULT | \
7361 GEN9_PIPE_PLANE2_FAULT | \
7362 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7363
f0f59a00
VS
7364#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7365#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7366#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7367#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7368#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7369#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7370#define GEN9_AUX_CHANNEL_D (1 << 27)
7371#define GEN9_AUX_CHANNEL_C (1 << 26)
7372#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7373#define BXT_DE_PORT_HP_DDIC (1 << 5)
7374#define BXT_DE_PORT_HP_DDIB (1 << 4)
7375#define BXT_DE_PORT_HP_DDIA (1 << 3)
7376#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7377 BXT_DE_PORT_HP_DDIB | \
7378 BXT_DE_PORT_HP_DDIC)
7379#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7380#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7381#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7382
f0f59a00
VS
7383#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7384#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7385#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7386#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7387#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7388#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7389
f0f59a00
VS
7390#define GEN8_PCU_ISR _MMIO(0x444e0)
7391#define GEN8_PCU_IMR _MMIO(0x444e4)
7392#define GEN8_PCU_IIR _MMIO(0x444e8)
7393#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7394
df0d28c1
DP
7395#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7396#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7397#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7398#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7399#define GEN11_GU_MISC_GSE (1 << 27)
7400
a6358dda
TU
7401#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7402#define GEN11_MASTER_IRQ (1 << 31)
7403#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7404#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7405#define GEN11_DISPLAY_IRQ (1 << 16)
7406#define GEN11_GT_DW_IRQ(x) (1 << (x))
7407#define GEN11_GT_DW1_IRQ (1 << 1)
7408#define GEN11_GT_DW0_IRQ (1 << 0)
7409
7410#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7411#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7412#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7413#define GEN11_DE_PCH_IRQ (1 << 23)
7414#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7415#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7416#define GEN11_DE_PORT_IRQ (1 << 20)
7417#define GEN11_DE_PIPE_C (1 << 18)
7418#define GEN11_DE_PIPE_B (1 << 17)
7419#define GEN11_DE_PIPE_A (1 << 16)
7420
121e758e
DP
7421#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7422#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7423#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7424#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7425#define GEN11_TC4_HOTPLUG (1 << 19)
7426#define GEN11_TC3_HOTPLUG (1 << 18)
7427#define GEN11_TC2_HOTPLUG (1 << 17)
7428#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7429#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
121e758e
DP
7430#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7431 GEN11_TC3_HOTPLUG | \
7432 GEN11_TC2_HOTPLUG | \
7433 GEN11_TC1_HOTPLUG)
b796b971
DP
7434#define GEN11_TBT4_HOTPLUG (1 << 3)
7435#define GEN11_TBT3_HOTPLUG (1 << 2)
7436#define GEN11_TBT2_HOTPLUG (1 << 1)
7437#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7438#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
b796b971
DP
7439#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7440 GEN11_TBT3_HOTPLUG | \
7441 GEN11_TBT2_HOTPLUG | \
7442 GEN11_TBT1_HOTPLUG)
7443
7444#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7445#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7446#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7447#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7448#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7449#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7450
a6358dda
TU
7451#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7452#define GEN11_CSME (31)
7453#define GEN11_GUNIT (28)
7454#define GEN11_GUC (25)
7455#define GEN11_WDPERF (20)
7456#define GEN11_KCR (19)
7457#define GEN11_GTPM (16)
7458#define GEN11_BCS (15)
7459#define GEN11_RCS0 (0)
7460
7461#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7462#define GEN11_VECS(x) (31 - (x))
7463#define GEN11_VCS(x) (x)
7464
9e8789ec 7465#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7466
7467#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7468#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7469#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7470#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7471#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7472#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7473
9e8789ec 7474#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7475
7476#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7477#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7478
9e8789ec 7479#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7480
7481#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7482#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7483#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7484#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7485#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7486#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7487
7488#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7489#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7490#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7491#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7492#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7493#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7494#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7495#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7496#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7497
54c52a84
OM
7498#define ENGINE1_MASK REG_GENMASK(31, 16)
7499#define ENGINE0_MASK REG_GENMASK(15, 0)
7500
f0f59a00 7501#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7502/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7503#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7504#define ILK_DPARB_GATE (1 << 22)
7505#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7506#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7507#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7508#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7509#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7510#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7511#define ILK_HDCP_DISABLE (1 << 25)
7512#define ILK_eDP_A_DISABLE (1 << 24)
7513#define HSW_CDCLK_LIMIT (1 << 24)
7514#define ILK_DESKTOP (1 << 23)
231e54f6 7515
f0f59a00 7516#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7517#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7518#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7519#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7520#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7521#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7522
f0f59a00 7523#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7524# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7525# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7526
f0f59a00 7527#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7528#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7529#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7530#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7531#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7532
17e0adf0
MK
7533#define CHICKEN_PAR2_1 _MMIO(0x42090)
7534#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7535
f4f4b59b 7536#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7537#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7538#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7539#define GLK_CL1_PWR_DOWN (1 << 11)
7540#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7541
5654a162
PP
7542#define CHICKEN_MISC_4 _MMIO(0x4208c)
7543#define FBC_STRIDE_OVERRIDE (1 << 13)
7544#define FBC_STRIDE_MASK 0x1FFF
7545
fe4ab3ce
BW
7546#define _CHICKEN_PIPESL_1_A 0x420b0
7547#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7548#define HSW_FBCQ_DIS (1 << 22)
7549#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7550#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7551
8f19b401
ID
7552#define CHICKEN_TRANS_A _MMIO(0x420c0)
7553#define CHICKEN_TRANS_B _MMIO(0x420c4)
7554#define CHICKEN_TRANS_C _MMIO(0x420c8)
7555#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
5ee8ee86
PZ
7556#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7557#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7558#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7559#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7560#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7561#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7562#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7563
f0f59a00 7564#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7565#define DISP_FBC_MEMORY_WAKE (1 << 31)
7566#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7567#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7568#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7569#define DISP_DATA_PARTITION_5_6 (1 << 6)
7570#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7571#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7572#define DBUF_CTL_S1 _MMIO(0x45008)
7573#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7574#define DBUF_POWER_REQUEST (1 << 31)
7575#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7576#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7577#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7578#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7579#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7580#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7581
590e8ff0 7582#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7583#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7584#define MASK_WAKEMEM (1 << 13)
7585#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7586
f0f59a00 7587#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7588#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7589#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7590#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7591#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7592#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7593#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7594#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7595#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7596
186a277e
PZ
7597#define SKL_DSSM _MMIO(0x51004)
7598#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7599#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7600#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7601#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7602#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7603
a78536e7 7604#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7605#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7606
f0f59a00 7607#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7608#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7609#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7610
2c8580e4 7611#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7612#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7613#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7614#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7615#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7616#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7617#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7618#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7619#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7620
e4e0c058 7621/* GEN7 chicken */
f0f59a00 7622#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7623 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7624 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7625
7626#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7627 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7628 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7629 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7630 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7631
cbe3e1d1
TU
7632#define GEN8_L3CNTLREG _MMIO(0x7034)
7633 #define GEN8_ERRDETBCTRL (1 << 9)
7634
b1f88820
OM
7635#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7636 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7637
f0f59a00 7638#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7639# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7640# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7641
f0f59a00 7642#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7643#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7644
ab062639 7645#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7646#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7647
0c7d2aed
RS
7648#define GEN7_SARCHKMD _MMIO(0xB000)
7649#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
71ffd49c 7650#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
0c7d2aed 7651
f0f59a00 7652#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7653#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7654
f0f59a00 7655#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7656/*
7657 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7658 * Using the formula in BSpec leads to a hang, while the formula here works
7659 * fine and matches the formulas for all other platforms. A BSpec change
7660 * request has been filed to clarify this.
7661 */
36579cb6
ID
7662#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7663#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7664#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7665
f0f59a00 7666#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7667#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7668#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7669#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7670#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7671
f0f59a00 7672#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7673#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7674#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7675#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7676
f0f59a00 7677#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7678#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7679
f0f59a00 7680#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7681#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7682#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7683#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7684
63801f21 7685/* GEN8 chicken */
f0f59a00 7686#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7687#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7688#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7689#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7690#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7691#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7692#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7693#define HDC_FORCE_NON_COHERENT (1 << 4)
7694#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7695
3669ab61
AS
7696#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7697
38a39a7b 7698/* GEN9 chicken */
f0f59a00 7699#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7700#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7701
0c79f9cb
MT
7702#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7703#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7704
db099c8f 7705/* WaCatErrorRejectionIssue */
f0f59a00 7706#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7707#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7708
f0f59a00 7709#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7710#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7711
f0f59a00 7712#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7713#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7714
e16a3750 7715/*GEN11 chicken */
26eeea15
AS
7716#define _PIPEA_CHICKEN 0x70038
7717#define _PIPEB_CHICKEN 0x71038
7718#define _PIPEC_CHICKEN 0x72038
7719#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7720 _PIPEB_CHICKEN)
7721#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7722#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
e16a3750 7723
b9055052
ZW
7724/* PCH */
7725
dce88879
LDM
7726#define PCH_DISPLAY_BASE 0xc0000u
7727
23e81d69 7728/* south display engine interrupt: IBX */
776ad806
JB
7729#define SDE_AUDIO_POWER_D (1 << 27)
7730#define SDE_AUDIO_POWER_C (1 << 26)
7731#define SDE_AUDIO_POWER_B (1 << 25)
7732#define SDE_AUDIO_POWER_SHIFT (25)
7733#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7734#define SDE_GMBUS (1 << 24)
7735#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7736#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7737#define SDE_AUDIO_HDCP_MASK (3 << 22)
7738#define SDE_AUDIO_TRANSB (1 << 21)
7739#define SDE_AUDIO_TRANSA (1 << 20)
7740#define SDE_AUDIO_TRANS_MASK (3 << 20)
7741#define SDE_POISON (1 << 19)
7742/* 18 reserved */
7743#define SDE_FDI_RXB (1 << 17)
7744#define SDE_FDI_RXA (1 << 16)
7745#define SDE_FDI_MASK (3 << 16)
7746#define SDE_AUXD (1 << 15)
7747#define SDE_AUXC (1 << 14)
7748#define SDE_AUXB (1 << 13)
7749#define SDE_AUX_MASK (7 << 13)
7750/* 12 reserved */
b9055052
ZW
7751#define SDE_CRT_HOTPLUG (1 << 11)
7752#define SDE_PORTD_HOTPLUG (1 << 10)
7753#define SDE_PORTC_HOTPLUG (1 << 9)
7754#define SDE_PORTB_HOTPLUG (1 << 8)
7755#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7756#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7757 SDE_SDVOB_HOTPLUG | \
7758 SDE_PORTB_HOTPLUG | \
7759 SDE_PORTC_HOTPLUG | \
7760 SDE_PORTD_HOTPLUG)
776ad806
JB
7761#define SDE_TRANSB_CRC_DONE (1 << 5)
7762#define SDE_TRANSB_CRC_ERR (1 << 4)
7763#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7764#define SDE_TRANSA_CRC_DONE (1 << 2)
7765#define SDE_TRANSA_CRC_ERR (1 << 1)
7766#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7767#define SDE_TRANS_MASK (0x3f)
23e81d69 7768
31604222 7769/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7770#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7771#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7772#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7773#define SDE_AUDIO_POWER_SHIFT_CPT 29
7774#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7775#define SDE_AUXD_CPT (1 << 27)
7776#define SDE_AUXC_CPT (1 << 26)
7777#define SDE_AUXB_CPT (1 << 25)
7778#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7779#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7780#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7781#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7782#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7783#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7784#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7785#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7786#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7787 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7788 SDE_PORTD_HOTPLUG_CPT | \
7789 SDE_PORTC_HOTPLUG_CPT | \
7790 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7791#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7792 SDE_PORTD_HOTPLUG_CPT | \
7793 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7794 SDE_PORTB_HOTPLUG_CPT | \
7795 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7796#define SDE_GMBUS_CPT (1 << 17)
8664281b 7797#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7798#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7799#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7800#define SDE_FDI_RXC_CPT (1 << 8)
7801#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7802#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7803#define SDE_FDI_RXB_CPT (1 << 4)
7804#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7805#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7806#define SDE_FDI_RXA_CPT (1 << 0)
7807#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7808 SDE_AUDIO_CP_REQ_B_CPT | \
7809 SDE_AUDIO_CP_REQ_A_CPT)
7810#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7811 SDE_AUDIO_CP_CHG_B_CPT | \
7812 SDE_AUDIO_CP_CHG_A_CPT)
7813#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7814 SDE_FDI_RXB_CPT | \
7815 SDE_FDI_RXA_CPT)
b9055052 7816
31604222
AS
7817/* south display engine interrupt: ICP */
7818#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7819#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7820#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7821#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7822#define SDE_GMBUS_ICP (1 << 23)
7823#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7824#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
b9fcddab
PZ
7825#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7826#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
31604222
AS
7827#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7828 SDE_DDIA_HOTPLUG_ICP)
7829#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7830 SDE_TC3_HOTPLUG_ICP | \
7831 SDE_TC2_HOTPLUG_ICP | \
7832 SDE_TC1_HOTPLUG_ICP)
7833
f0f59a00
VS
7834#define SDEISR _MMIO(0xc4000)
7835#define SDEIMR _MMIO(0xc4004)
7836#define SDEIIR _MMIO(0xc4008)
7837#define SDEIER _MMIO(0xc400c)
b9055052 7838
f0f59a00 7839#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7840#define SERR_INT_POISON (1 << 31)
7841#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7842
b9055052 7843/* digital port hotplug */
f0f59a00 7844#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7845#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7846#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7847#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7848#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7849#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7850#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7851#define PORTD_HOTPLUG_ENABLE (1 << 20)
7852#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7853#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7854#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7855#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7856#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7857#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7858#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7859#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7860#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7861#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7862#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7863#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7864#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7865#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7866#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7867#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7868#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7869#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7870#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7871#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7872#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7873#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7874#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7875#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7876#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7877#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7878#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7879#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7880#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7881#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7882#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7883#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7884 BXT_DDIB_HPD_INVERT | \
7885 BXT_DDIC_HPD_INVERT)
b9055052 7886
f0f59a00 7887#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7888#define PORTE_HOTPLUG_ENABLE (1 << 4)
7889#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7890#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7891#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7892#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7893
31604222
AS
7894/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7895 * functionality covered in PCH_PORT_HOTPLUG is split into
7896 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7897 */
7898
7899#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7900#define ICP_DDIB_HPD_ENABLE (1 << 7)
7901#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7902#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7903#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7904#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7905#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7906#define ICP_DDIA_HPD_ENABLE (1 << 3)
05f2f03d 7907#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
31604222
AS
7908#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7909#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7910#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7911#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7912#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7913
7914#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7915#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7916/* Icelake DSC Rate Control Range Parameter Registers */
7917#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7918#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7919#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7920#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7921#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7922#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7923#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7924#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7925#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7926#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7927#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7928#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7929#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7930 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7931 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7932#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7933 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7934 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7935#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7936 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7937 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7938#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7939 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7940 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7941#define RC_BPG_OFFSET_SHIFT 10
7942#define RC_MAX_QP_SHIFT 5
7943#define RC_MIN_QP_SHIFT 0
7944
7945#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7946#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7947#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7948#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7949#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7950#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7951#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7952#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7953#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7954#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7955#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7956#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7957#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7958 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7959 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7960#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7961 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7962 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7963#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7964 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7965 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7966#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7967 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7968 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7969
7970#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7971#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7972#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7973#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7974#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7975#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7976#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7977#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7978#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7979#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7980#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7981#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7982#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7983 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7984 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7985#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7986 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7987 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7988#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7989 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7990 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7991#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7992 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7993 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7994
7995#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7996#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7997#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7998#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7999#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8000#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8001#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8002#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8003#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8004#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8005#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8006#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8007#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8008 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8009 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8010#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8011 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8012 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8013#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8014 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8015 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8016#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8017 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8018 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8019
31604222
AS
8020#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8021#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8022
9db4a9c7
JB
8023#define _PCH_DPLL_A 0xc6014
8024#define _PCH_DPLL_B 0xc6018
9e8789ec 8025#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 8026
9db4a9c7 8027#define _PCH_FPA0 0xc6040
5ee8ee86 8028#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
8029#define _PCH_FPA1 0xc6044
8030#define _PCH_FPB0 0xc6048
8031#define _PCH_FPB1 0xc604c
9e8789ec
PZ
8032#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8033#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 8034
f0f59a00 8035#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 8036
f0f59a00 8037#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 8038#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
8039#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8040#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8041#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8042#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8043#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8044#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8045#define DREF_SSC_SOURCE_MASK (3 << 11)
8046#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8047#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8048#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8049#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8050#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8051#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8052#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8053#define DREF_SSC4_DOWNSPREAD (0 << 6)
8054#define DREF_SSC4_CENTERSPREAD (1 << 6)
8055#define DREF_SSC1_DISABLE (0 << 1)
8056#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
8057#define DREF_SSC4_DISABLE (0)
8058#define DREF_SSC4_ENABLE (1)
8059
f0f59a00 8060#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 8061#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 8062#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 8063#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 8064#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 8065#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
8066#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8067#define CNP_RAWCLK_DIV(div) ((div) << 16)
8068#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
228a5cf3 8069#define CNP_RAWCLK_DEN(den) ((den) << 26)
4ef99abd 8070#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 8071
f0f59a00 8072#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 8073
f0f59a00
VS
8074#define PCH_SSC4_PARMS _MMIO(0xc6210)
8075#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 8076
f0f59a00 8077#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 8078#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 8079#define TRANS_DPLLA_SEL(pipe) 0
68d97538 8080#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 8081
b9055052
ZW
8082/* transcoder */
8083
275f01b2
DV
8084#define _PCH_TRANS_HTOTAL_A 0xe0000
8085#define TRANS_HTOTAL_SHIFT 16
8086#define TRANS_HACTIVE_SHIFT 0
8087#define _PCH_TRANS_HBLANK_A 0xe0004
8088#define TRANS_HBLANK_END_SHIFT 16
8089#define TRANS_HBLANK_START_SHIFT 0
8090#define _PCH_TRANS_HSYNC_A 0xe0008
8091#define TRANS_HSYNC_END_SHIFT 16
8092#define TRANS_HSYNC_START_SHIFT 0
8093#define _PCH_TRANS_VTOTAL_A 0xe000c
8094#define TRANS_VTOTAL_SHIFT 16
8095#define TRANS_VACTIVE_SHIFT 0
8096#define _PCH_TRANS_VBLANK_A 0xe0010
8097#define TRANS_VBLANK_END_SHIFT 16
8098#define TRANS_VBLANK_START_SHIFT 0
8099#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 8100#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
8101#define TRANS_VSYNC_START_SHIFT 0
8102#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 8103
e3b95f1e
DV
8104#define _PCH_TRANSA_DATA_M1 0xe0030
8105#define _PCH_TRANSA_DATA_N1 0xe0034
8106#define _PCH_TRANSA_DATA_M2 0xe0038
8107#define _PCH_TRANSA_DATA_N2 0xe003c
8108#define _PCH_TRANSA_LINK_M1 0xe0040
8109#define _PCH_TRANSA_LINK_N1 0xe0044
8110#define _PCH_TRANSA_LINK_M2 0xe0048
8111#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 8112
2dcbc34d 8113/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
8114#define _VIDEO_DIP_CTL_A 0xe0200
8115#define _VIDEO_DIP_DATA_A 0xe0208
8116#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
8117#define GCP_COLOR_INDICATION (1 << 2)
8118#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8119#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
8120
8121#define _VIDEO_DIP_CTL_B 0xe1200
8122#define _VIDEO_DIP_DATA_B 0xe1208
8123#define _VIDEO_DIP_GCP_B 0xe1210
8124
f0f59a00
VS
8125#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8126#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8127#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 8128
2dcbc34d 8129/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
8130#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8131#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8132#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 8133
086f8e84
VS
8134#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8135#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8136#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 8137
086f8e84
VS
8138#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8139#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8140#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 8141
90b107c8 8142#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 8143 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 8144 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 8145#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 8146 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 8147 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 8148#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 8149 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 8150 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 8151
8c5f5f7c 8152/* Haswell DIP controls */
f0f59a00 8153
086f8e84
VS
8154#define _HSW_VIDEO_DIP_CTL_A 0x60200
8155#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8156#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8157#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8158#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8159#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
44b42ebf 8160#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
086f8e84
VS
8161#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8162#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8163#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8164#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8165#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8166#define _HSW_VIDEO_DIP_GCP_A 0x60210
8167
8168#define _HSW_VIDEO_DIP_CTL_B 0x61200
8169#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8170#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8171#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8172#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8173#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
44b42ebf 8174#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
086f8e84
VS
8175#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8176#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8177#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8178#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8179#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8180#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8181
7af2be6d
AS
8182/* Icelake PPS_DATA and _ECC DIP Registers.
8183 * These are available for transcoders B,C and eDP.
8184 * Adding the _A so as to reuse the _MMIO_TRANS2
8185 * definition, with which it offsets to the right location.
8186 */
8187
8188#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8189#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8190#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8191#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8192
f0f59a00 8193#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
5cb3c1a1 8194#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
f0f59a00
VS
8195#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8196#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8197#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
5cb3c1a1 8198#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
f0f59a00 8199#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
44b42ebf 8200#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
7af2be6d
AS
8201#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8202#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8203
8204#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8205#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8206#define _HSW_STEREO_3D_CTL_B 0x71020
8207
8208#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8209
275f01b2
DV
8210#define _PCH_TRANS_HTOTAL_B 0xe1000
8211#define _PCH_TRANS_HBLANK_B 0xe1004
8212#define _PCH_TRANS_HSYNC_B 0xe1008
8213#define _PCH_TRANS_VTOTAL_B 0xe100c
8214#define _PCH_TRANS_VBLANK_B 0xe1010
8215#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8216#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8217
f0f59a00
VS
8218#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8219#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8220#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8221#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8222#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8223#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8224#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8225
e3b95f1e
DV
8226#define _PCH_TRANSB_DATA_M1 0xe1030
8227#define _PCH_TRANSB_DATA_N1 0xe1034
8228#define _PCH_TRANSB_DATA_M2 0xe1038
8229#define _PCH_TRANSB_DATA_N2 0xe103c
8230#define _PCH_TRANSB_LINK_M1 0xe1040
8231#define _PCH_TRANSB_LINK_N1 0xe1044
8232#define _PCH_TRANSB_LINK_M2 0xe1048
8233#define _PCH_TRANSB_LINK_N2 0xe104c
8234
f0f59a00
VS
8235#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8236#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8237#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8238#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8239#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8240#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8241#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8242#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8243
ab9412ba
DV
8244#define _PCH_TRANSACONF 0xf0008
8245#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8246#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8247#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8248#define TRANS_DISABLE (0 << 31)
8249#define TRANS_ENABLE (1 << 31)
8250#define TRANS_STATE_MASK (1 << 30)
8251#define TRANS_STATE_DISABLE (0 << 30)
8252#define TRANS_STATE_ENABLE (1 << 30)
8253#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8254#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8255#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8256#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8257#define TRANS_INTERLACE_MASK (7 << 21)
8258#define TRANS_PROGRESSIVE (0 << 21)
8259#define TRANS_INTERLACED (3 << 21)
8260#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8261#define TRANS_8BPC (0 << 5)
8262#define TRANS_10BPC (1 << 5)
8263#define TRANS_6BPC (2 << 5)
8264#define TRANS_12BPC (3 << 5)
b9055052 8265
ce40141f
DV
8266#define _TRANSA_CHICKEN1 0xf0060
8267#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8268#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8269#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8270#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8271#define _TRANSA_CHICKEN2 0xf0064
8272#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8273#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8274#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8275#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8276#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8277#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8278#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8279
f0f59a00 8280#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8281#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8282#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8283#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8284#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8285#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8286#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8287#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8288#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8289#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8290#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8291#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8292#define LPT_PWM_GRANULARITY (1 << 5)
8293#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8294
f0f59a00
VS
8295#define _FDI_RXA_CHICKEN 0xc200c
8296#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8297#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8298#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8299#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8300
f0f59a00 8301#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8302#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8303#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8304#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8305#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8306#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8307#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8308
b9055052 8309/* CPU: FDI_TX */
f0f59a00
VS
8310#define _FDI_TXA_CTL 0x60100
8311#define _FDI_TXB_CTL 0x61100
8312#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8313#define FDI_TX_DISABLE (0 << 31)
8314#define FDI_TX_ENABLE (1 << 31)
8315#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8316#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8317#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8318#define FDI_LINK_TRAIN_NONE (3 << 28)
8319#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8320#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8321#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8322#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8323#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8324#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8325#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8326#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8327/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8328 SNB has different settings. */
8329/* SNB A-stepping */
5ee8ee86
PZ
8330#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8331#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8332#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8333#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8334/* SNB B-stepping */
5ee8ee86
PZ
8335#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8336#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8337#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8338#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8339#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8340#define FDI_DP_PORT_WIDTH_SHIFT 19
8341#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8342#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8343#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8344/* Ironlake: hardwired to 1 */
5ee8ee86 8345#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8346
8347/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8348#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8349#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8350#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8351#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8352
b9055052 8353/* both Tx and Rx */
5ee8ee86
PZ
8354#define FDI_COMPOSITE_SYNC (1 << 11)
8355#define FDI_LINK_TRAIN_AUTO (1 << 10)
8356#define FDI_SCRAMBLING_ENABLE (0 << 7)
8357#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8358
8359/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8360#define _FDI_RXA_CTL 0xf000c
8361#define _FDI_RXB_CTL 0xf100c
f0f59a00 8362#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8363#define FDI_RX_ENABLE (1 << 31)
b9055052 8364/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8365#define FDI_FS_ERRC_ENABLE (1 << 27)
8366#define FDI_FE_ERRC_ENABLE (1 << 26)
8367#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8368#define FDI_8BPC (0 << 16)
8369#define FDI_10BPC (1 << 16)
8370#define FDI_6BPC (2 << 16)
8371#define FDI_12BPC (3 << 16)
8372#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8373#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8374#define FDI_RX_PLL_ENABLE (1 << 13)
8375#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8376#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8377#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8378#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8379#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8380#define FDI_PCDCLK (1 << 4)
8db9d77b 8381/* CPT */
5ee8ee86
PZ
8382#define FDI_AUTO_TRAINING (1 << 10)
8383#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8384#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8385#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8386#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8387#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8388
04945641
PZ
8389#define _FDI_RXA_MISC 0xf0010
8390#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8391#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8392#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8393#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8394#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8395#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8396#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8397#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8398#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8399
f0f59a00
VS
8400#define _FDI_RXA_TUSIZE1 0xf0030
8401#define _FDI_RXA_TUSIZE2 0xf0038
8402#define _FDI_RXB_TUSIZE1 0xf1030
8403#define _FDI_RXB_TUSIZE2 0xf1038
8404#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8405#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8406
8407/* FDI_RX interrupt register format */
5ee8ee86
PZ
8408#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8409#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8410#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8411#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8412#define FDI_RX_FS_CODE_ERR (1 << 6)
8413#define FDI_RX_FE_CODE_ERR (1 << 5)
8414#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8415#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8416#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8417#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8418#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8419
f0f59a00
VS
8420#define _FDI_RXA_IIR 0xf0014
8421#define _FDI_RXA_IMR 0xf0018
8422#define _FDI_RXB_IIR 0xf1014
8423#define _FDI_RXB_IMR 0xf1018
8424#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8425#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8426
f0f59a00
VS
8427#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8428#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8429
f0f59a00 8430#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8431#define LVDS_DETECTED (1 << 1)
8432
f0f59a00
VS
8433#define _PCH_DP_B 0xe4100
8434#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8435#define _PCH_DPB_AUX_CH_CTL 0xe4110
8436#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8437#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8438#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8439#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8440#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8441
f0f59a00
VS
8442#define _PCH_DP_C 0xe4200
8443#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8444#define _PCH_DPC_AUX_CH_CTL 0xe4210
8445#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8446#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8447#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8448#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8449#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8450
f0f59a00
VS
8451#define _PCH_DP_D 0xe4300
8452#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8453#define _PCH_DPD_AUX_CH_CTL 0xe4310
8454#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8455#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8456#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8457#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8458#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8459
bdabdb63
VS
8460#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8461#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8462
8db9d77b 8463/* CPT */
086f8e84
VS
8464#define _TRANS_DP_CTL_A 0xe0300
8465#define _TRANS_DP_CTL_B 0xe1300
8466#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8467#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8468#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8469#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8470#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8471#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8472#define TRANS_DP_AUDIO_ONLY (1 << 26)
8473#define TRANS_DP_ENH_FRAMING (1 << 18)
8474#define TRANS_DP_8BPC (0 << 9)
8475#define TRANS_DP_10BPC (1 << 9)
8476#define TRANS_DP_6BPC (2 << 9)
8477#define TRANS_DP_12BPC (3 << 9)
8478#define TRANS_DP_BPC_MASK (3 << 9)
8479#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8480#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8481#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8482#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8483#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8484
8485/* SNB eDP training params */
8486/* SNB A-stepping */
5ee8ee86
PZ
8487#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8488#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8489#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8490#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8491/* SNB B-stepping */
5ee8ee86
PZ
8492#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8493#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8494#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8495#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8496#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8497#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8498
1a2eb460 8499/* IVB */
5ee8ee86
PZ
8500#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8501#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8502#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8503#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8504#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8505#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8506#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8507
8508/* legacy values */
5ee8ee86
PZ
8509#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8510#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8511#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8512#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8513#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8514
5ee8ee86 8515#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8516
f0f59a00 8517#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8518
274008e8
SAK
8519#define RC6_LOCATION _MMIO(0xD40)
8520#define RC6_CTX_IN_DRAM (1 << 0)
8521#define RC6_CTX_BASE _MMIO(0xD48)
8522#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8523#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8524#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8525#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8526#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8527#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8528#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8529#define FORCEWAKE _MMIO(0xA18C)
8530#define FORCEWAKE_VLV _MMIO(0x1300b0)
8531#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8532#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8533#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8534#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8535#define FORCEWAKE_ACK _MMIO(0x130090)
8536#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8537#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8538#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8539#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8540
f0f59a00 8541#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8542#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8543#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8544#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8545#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8546#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8547#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8548#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8549#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8550#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8551#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8552#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8553#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8554#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8555#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8556#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8557#define FORCEWAKE_KERNEL BIT(0)
8558#define FORCEWAKE_USER BIT(1)
8559#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8560#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8561#define ECOBUS _MMIO(0xa180)
5ee8ee86 8562#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8563#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8564#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8565#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8566#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8567
f0f59a00 8568#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8569#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8570#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8571#define GT_FIFO_SBDROPERR (1 << 6)
8572#define GT_FIFO_BLOBDROPERR (1 << 5)
8573#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8574#define GT_FIFO_DROPERR (1 << 3)
8575#define GT_FIFO_OVFERR (1 << 2)
8576#define GT_FIFO_IAWRERR (1 << 1)
8577#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8578
f0f59a00 8579#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8580#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8581#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8582#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8583#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8584
f0f59a00 8585#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8586#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8587#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8588#define EDRAM_ENABLED 0x1
c02e85a0
MK
8589#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8590#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8591#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8592
f0f59a00 8593#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8594# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8595# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8596# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8597# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8598
f0f59a00 8599#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8600# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8601# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8602# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8603# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8604# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8605# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8606
f0f59a00 8607#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8608# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8609
f0f59a00 8610#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8611#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8612#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8613
f0f59a00
VS
8614#define GEN6_RCGCTL1 _MMIO(0x9410)
8615#define GEN6_RCGCTL2 _MMIO(0x9414)
8616#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8617
f0f59a00 8618#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8619#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8620#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8621#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8622
f0f59a00
VS
8623#define GEN6_GFXPAUSE _MMIO(0xA000)
8624#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8625#define GEN6_TURBO_DISABLE (1 << 31)
8626#define GEN6_FREQUENCY(x) ((x) << 25)
8627#define HSW_FREQUENCY(x) ((x) << 24)
8628#define GEN9_FREQUENCY(x) ((x) << 23)
8629#define GEN6_OFFSET(x) ((x) << 19)
8630#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8631#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8632#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8633#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8634#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8635#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8636#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8637#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8638#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8639#define GEN7_RC_CTL_TO_MODE (1 << 28)
8640#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8641#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8642#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8643#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8644#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8645#define GEN6_CAGF_SHIFT 8
f82855d3 8646#define HSW_CAGF_SHIFT 7
de43ae9d 8647#define GEN9_CAGF_SHIFT 23
ccab5c82 8648#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8649#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8650#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8651#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8652#define GEN6_RP_MEDIA_TURBO (1 << 11)
8653#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8654#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8655#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8656#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8657#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8658#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8659#define GEN6_RP_ENABLE (1 << 7)
8660#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8661#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8662#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8663#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8664#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8665#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8666#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8667#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8668#define GEN6_RP_EI_MASK 0xffffff
8669#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8670#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8671#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8672#define GEN6_RP_PREV_UP _MMIO(0xA058)
8673#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8674#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8675#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8676#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8677#define GEN6_RP_UP_EI _MMIO(0xA068)
8678#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8679#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8680#define GEN6_RPDEUHWTC _MMIO(0xA080)
8681#define GEN6_RPDEUC _MMIO(0xA084)
8682#define GEN6_RPDEUCSW _MMIO(0xA088)
8683#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8684#define RC_SW_TARGET_STATE_SHIFT 16
8685#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8686#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8687#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8688#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8689#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8690#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8691#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8692#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8693#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8694#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8695#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8696#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8697#define VLV_RCEDATA _MMIO(0xA0BC)
8698#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8699#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8700#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8701#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8702#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8703#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8704#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8705#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8706#define GEN9_PG_ENABLE _MMIO(0xA210)
2ea74141
MK
8707#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8708#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8709#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
fc619841
ID
8710#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8711#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8712#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8713
f0f59a00 8714#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8715#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8716#define PIXEL_OVERLAP_CNT_SHIFT 30
8717
f0f59a00
VS
8718#define GEN6_PMISR _MMIO(0x44020)
8719#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8720#define GEN6_PMIIR _MMIO(0x44028)
8721#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8722#define GEN6_PM_MBOX_EVENT (1 << 25)
8723#define GEN6_PM_THERMAL_EVENT (1 << 24)
917dc6b5
MK
8724
8725/*
8726 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8727 * registers. Shifting is handled on accessing the imr and ier.
8728 */
5ee8ee86
PZ
8729#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8730#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8731#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8732#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8733#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4668f695
CW
8734#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8735 GEN6_PM_RP_UP_THRESHOLD | \
8736 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8737 GEN6_PM_RP_DOWN_THRESHOLD | \
4912d041 8738 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8739
f0f59a00 8740#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8741#define GEN7_GT_SCRATCH_REG_NUM 8
8742
f0f59a00 8743#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8744#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8745#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8746
f0f59a00
VS
8747#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8748#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8749#define VLV_COUNT_RANGE_HIGH (1 << 15)
8750#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8751#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8752#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8753#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8754#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8755#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8756#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8757
f0f59a00
VS
8758#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8759#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8760#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8761#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8762
f0f59a00 8763#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8764#define GEN6_PCODE_READY (1 << 31)
87660502
L
8765#define GEN6_PCODE_ERROR_MASK 0xFF
8766#define GEN6_PCODE_SUCCESS 0x0
8767#define GEN6_PCODE_ILLEGAL_CMD 0x1
8768#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8769#define GEN6_PCODE_TIMEOUT 0x3
8770#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8771#define GEN7_PCODE_TIMEOUT 0x2
8772#define GEN7_PCODE_ILLEGAL_DATA 0x3
8773#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8774#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8775#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8776#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8777#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8778#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8779#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8780#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8781#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8782#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8783#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8784#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8785#define SKL_PCODE_CDCLK_CONTROL 0x7
8786#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8787#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8788#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8789#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8790#define GEN6_READ_OC_PARAMS 0xc
c457d9cf
VS
8791#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8792#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8793#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
515b2392
PZ
8794#define GEN6_PCODE_READ_D_COMP 0x10
8795#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8796#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8797#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8798 /* See also IPS_CTL */
8799#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8800#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8801#define GEN9_PCODE_SAGV_CONTROL 0x21
8802#define GEN9_SAGV_DISABLE 0x0
8803#define GEN9_SAGV_IS_DISABLED 0x1
8804#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8805#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8806#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8807#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8808#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8809
f0f59a00 8810#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8811#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8812#define GEN6_RCn_MASK 7
8813#define GEN6_RC0 0
8814#define GEN6_RC3 2
8815#define GEN6_RC6 3
8816#define GEN6_RC7 4
8817
f0f59a00 8818#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8819#define GEN8_LSLICESTAT_MASK 0x7
8820
f0f59a00
VS
8821#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8822#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8823#define CHV_SS_PG_ENABLE (1 << 1)
8824#define CHV_EU08_PG_ENABLE (1 << 9)
8825#define CHV_EU19_PG_ENABLE (1 << 17)
8826#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8827
f0f59a00
VS
8828#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8829#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8830#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8831
5ee8ee86 8832#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8833#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8834 ((slice) % 3) * 0x4)
7f992aba 8835#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8836#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8837#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8838
5ee8ee86 8839#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8840#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8841 ((slice) % 3) * 0x8)
5ee8ee86 8842#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8843#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8844 ((slice) % 3) * 0x8)
7f992aba
JM
8845#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8846#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8847#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8848#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8849#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8850#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8851#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8852#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8853
f0f59a00 8854#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8855#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8856#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8857#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8858#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8859
5bcebe76
OM
8860#define GEN8_GARBCNTL _MMIO(0xB004)
8861#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8862#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8863#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8864#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8865
8866#define GEN11_GLBLINVL _MMIO(0xB404)
8867#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8868#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8869
d65dc3e4
OM
8870#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8871#define DFR_DISABLE (1 << 9)
8872
f4a35714
OM
8873#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8874#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8875#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8876#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8877
6b967dc3
OM
8878#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8879#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8880#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8881
f57f9371 8882#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
397049a0 8883#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
f57f9371 8884
e3689190 8885/* IVYBRIDGE DPF */
f0f59a00 8886#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8887#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8888#define GEN7_PARITY_ERROR_VALID (1 << 13)
8889#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8890#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8891#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8892 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8893#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8894 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8895#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8896 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8897#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8898
f0f59a00 8899#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8900#define GEN7_L3LOG_SIZE 0x80
8901
f0f59a00
VS
8902#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8903#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8904#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8905#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8906#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8907#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8908
f0f59a00 8909#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8910#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8911#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8912
f0f59a00 8913#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8914#define FLOW_CONTROL_ENABLE (1 << 15)
8915#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8916#define STALL_DOP_GATING_DISABLE (1 << 5)
8917#define THROTTLE_12_5 (7 << 2)
8918#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8919
f0f59a00
VS
8920#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8921#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8922#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8923#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8924#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8925
f0f59a00 8926#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8927#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8928
f0f59a00 8929#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8930#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8931
f0f59a00 8932#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8933#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8934#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8935#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8936#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8937#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8938
f0f59a00 8939#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8940#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8941#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8942#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8943
c46f111f 8944/* Audio */
ed5eb1b7 8945#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
c46f111f
JN
8946#define INTEL_AUDIO_DEVCL 0x808629FB
8947#define INTEL_AUDIO_DEVBLC 0x80862801
8948#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8949
f0f59a00 8950#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8951#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8952#define G4X_ELDV_DEVCTG (1 << 14)
8953#define G4X_ELD_ADDR_MASK (0xf << 5)
8954#define G4X_ELD_ACK (1 << 4)
f0f59a00 8955#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8956
c46f111f
JN
8957#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8958#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8959#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8960 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8961#define _IBX_AUD_CNTL_ST_A 0xE20B4
8962#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8963#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8964 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8965#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8966#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8967#define IBX_ELD_ACK (1 << 4)
f0f59a00 8968#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8969#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8970#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8971
c46f111f
JN
8972#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8973#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8974#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8975#define _CPT_AUD_CNTL_ST_A 0xE50B4
8976#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8977#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8978#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8979
c46f111f
JN
8980#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8981#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8982#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8983#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8984#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8985#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8986#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8987
ae662d31
EA
8988/* These are the 4 32-bit write offset registers for each stream
8989 * output buffer. It determines the offset from the
8990 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8991 */
f0f59a00 8992#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8993
c46f111f
JN
8994#define _IBX_AUD_CONFIG_A 0xe2000
8995#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8996#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8997#define _CPT_AUD_CONFIG_A 0xe5000
8998#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8999#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
9000#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9001#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 9002#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 9003
b6daa025
WF
9004#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9005#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9006#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 9007#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 9008#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 9009#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
9010#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9011#define AUD_CONFIG_N(n) \
9012 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9013 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 9014#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
9015#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9016#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9017#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9018#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9019#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9020#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9021#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9022#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9023#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9024#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9025#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
9026#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9027
9a78b6cc 9028/* HSW Audio */
c46f111f
JN
9029#define _HSW_AUD_CONFIG_A 0x65000
9030#define _HSW_AUD_CONFIG_B 0x65100
3904fb78 9031#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
9032
9033#define _HSW_AUD_MISC_CTRL_A 0x65010
9034#define _HSW_AUD_MISC_CTRL_B 0x65110
3904fb78 9035#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 9036
6014ac12
LY
9037#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9038#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
3904fb78 9039#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
6014ac12
LY
9040#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9041#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9042#define AUD_CONFIG_M_MASK 0xfffff
9043
c46f111f
JN
9044#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9045#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
3904fb78 9046#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
9047
9048/* Audio Digital Converter */
c46f111f
JN
9049#define _HSW_AUD_DIG_CNVT_1 0x65080
9050#define _HSW_AUD_DIG_CNVT_2 0x65180
3904fb78 9051#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
9052#define DIP_PORT_SEL_MASK 0x3
9053
9054#define _HSW_AUD_EDID_DATA_A 0x65050
9055#define _HSW_AUD_EDID_DATA_B 0x65150
3904fb78 9056#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 9057
f0f59a00
VS
9058#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9059#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
9060#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9061#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9062#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9063#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 9064
f0f59a00 9065#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
9066#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9067
9c3a16c8 9068/*
75e39688
ID
9069 * HSW - ICL power wells
9070 *
9071 * Platforms have up to 3 power well control register sets, each set
9072 * controlling up to 16 power wells via a request/status HW flag tuple:
9073 * - main (HSW_PWR_WELL_CTL[1-4])
9074 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9075 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9076 * Each control register set consists of up to 4 registers used by different
9077 * sources that can request a power well to be enabled:
9078 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9079 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9080 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9081 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 9082 */
75e39688
ID
9083#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9084#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9085#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9086#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9087#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9088#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
9089
9090/* HSW/BDW power well */
9091#define HSW_PW_CTL_IDX_GLOBAL 15
9092
9093/* SKL/BXT/GLK/CNL power wells */
9094#define SKL_PW_CTL_IDX_PW_2 15
9095#define SKL_PW_CTL_IDX_PW_1 14
9096#define CNL_PW_CTL_IDX_AUX_F 12
9097#define CNL_PW_CTL_IDX_AUX_D 11
9098#define GLK_PW_CTL_IDX_AUX_C 10
9099#define GLK_PW_CTL_IDX_AUX_B 9
9100#define GLK_PW_CTL_IDX_AUX_A 8
9101#define CNL_PW_CTL_IDX_DDI_F 6
9102#define SKL_PW_CTL_IDX_DDI_D 4
9103#define SKL_PW_CTL_IDX_DDI_C 3
9104#define SKL_PW_CTL_IDX_DDI_B 2
9105#define SKL_PW_CTL_IDX_DDI_A_E 1
9106#define GLK_PW_CTL_IDX_DDI_A 1
9107#define SKL_PW_CTL_IDX_MISC_IO 0
9108
9109/* ICL - power wells */
9110#define ICL_PW_CTL_IDX_PW_4 3
9111#define ICL_PW_CTL_IDX_PW_3 2
9112#define ICL_PW_CTL_IDX_PW_2 1
9113#define ICL_PW_CTL_IDX_PW_1 0
9114
9115#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9116#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9117#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9118#define ICL_PW_CTL_IDX_AUX_TBT4 11
9119#define ICL_PW_CTL_IDX_AUX_TBT3 10
9120#define ICL_PW_CTL_IDX_AUX_TBT2 9
9121#define ICL_PW_CTL_IDX_AUX_TBT1 8
9122#define ICL_PW_CTL_IDX_AUX_F 5
9123#define ICL_PW_CTL_IDX_AUX_E 4
9124#define ICL_PW_CTL_IDX_AUX_D 3
9125#define ICL_PW_CTL_IDX_AUX_C 2
9126#define ICL_PW_CTL_IDX_AUX_B 1
9127#define ICL_PW_CTL_IDX_AUX_A 0
9128
9129#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9130#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9131#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9132#define ICL_PW_CTL_IDX_DDI_F 5
9133#define ICL_PW_CTL_IDX_DDI_E 4
9134#define ICL_PW_CTL_IDX_DDI_D 3
9135#define ICL_PW_CTL_IDX_DDI_C 2
9136#define ICL_PW_CTL_IDX_DDI_B 1
9137#define ICL_PW_CTL_IDX_DDI_A 0
9138
9139/* HSW - power well misc debug registers */
f0f59a00 9140#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
9141#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9142#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9143#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 9144#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 9145
94dd5138 9146/* SKL Fuse Status */
b2891eb2
ID
9147enum skl_power_gate {
9148 SKL_PG0,
9149 SKL_PG1,
9150 SKL_PG2,
1a260e11
ID
9151 ICL_PG3,
9152 ICL_PG4,
b2891eb2
ID
9153};
9154
f0f59a00 9155#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 9156#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
9157/*
9158 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9159 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9160 */
9161#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9162 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9163/*
9164 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9165 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9166 */
9167#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9168 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 9169#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 9170
75e39688 9171#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
ddd39e4b
LDM
9172#define _CNL_AUX_ANAOVRD1_B 0x162250
9173#define _CNL_AUX_ANAOVRD1_C 0x162210
9174#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 9175#define _CNL_AUX_ANAOVRD1_F 0x162A90
75e39688 9176#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
ddd39e4b
LDM
9177 _CNL_AUX_ANAOVRD1_B, \
9178 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
9179 _CNL_AUX_ANAOVRD1_D, \
9180 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
9181#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9182#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 9183
ffd7e32d
LDM
9184#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9185#define _ICL_AUX_ANAOVRD1_A 0x162398
9186#define _ICL_AUX_ANAOVRD1_B 0x6C398
9187#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9188 _ICL_AUX_ANAOVRD1_A, \
9189 _ICL_AUX_ANAOVRD1_B))
9190#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9191#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9192
ee5e5e7a 9193/* HDCP Key Registers */
2834d9df 9194#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
9195#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9196#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 9197#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
9198#define HDCP_KEY_STATUS _MMIO(0x66c04)
9199#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 9200#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
9201#define HDCP_FUSE_DONE BIT(5)
9202#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 9203#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
9204#define HDCP_AKSV_LO _MMIO(0x66c10)
9205#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
9206
9207/* HDCP Repeater Registers */
2834d9df
R
9208#define HDCP_REP_CTL _MMIO(0x66d00)
9209#define HDCP_DDIB_REP_PRESENT BIT(30)
9210#define HDCP_DDIA_REP_PRESENT BIT(29)
9211#define HDCP_DDIC_REP_PRESENT BIT(28)
9212#define HDCP_DDID_REP_PRESENT BIT(27)
9213#define HDCP_DDIF_REP_PRESENT BIT(26)
9214#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
9215#define HDCP_DDIB_SHA1_M0 (1 << 20)
9216#define HDCP_DDIA_SHA1_M0 (2 << 20)
9217#define HDCP_DDIC_SHA1_M0 (3 << 20)
9218#define HDCP_DDID_SHA1_M0 (4 << 20)
9219#define HDCP_DDIF_SHA1_M0 (5 << 20)
9220#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 9221#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
9222#define HDCP_SHA1_READY BIT(17)
9223#define HDCP_SHA1_COMPLETE BIT(18)
9224#define HDCP_SHA1_V_MATCH BIT(19)
9225#define HDCP_SHA1_TEXT_32 (1 << 1)
9226#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9227#define HDCP_SHA1_TEXT_24 (4 << 1)
9228#define HDCP_SHA1_TEXT_16 (5 << 1)
9229#define HDCP_SHA1_TEXT_8 (6 << 1)
9230#define HDCP_SHA1_TEXT_0 (7 << 1)
9231#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9232#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9233#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9234#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9235#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9236#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9237#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9238
9239/* HDCP Auth Registers */
9240#define _PORTA_HDCP_AUTHENC 0x66800
9241#define _PORTB_HDCP_AUTHENC 0x66500
9242#define _PORTC_HDCP_AUTHENC 0x66600
9243#define _PORTD_HDCP_AUTHENC 0x66700
9244#define _PORTE_HDCP_AUTHENC 0x66A00
9245#define _PORTF_HDCP_AUTHENC 0x66900
9246#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9247 _PORTA_HDCP_AUTHENC, \
9248 _PORTB_HDCP_AUTHENC, \
9249 _PORTC_HDCP_AUTHENC, \
9250 _PORTD_HDCP_AUTHENC, \
9251 _PORTE_HDCP_AUTHENC, \
9e8789ec 9252 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
9253#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9254#define HDCP_CONF_CAPTURE_AN BIT(0)
9255#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9256#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9257#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9258#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9259#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9260#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9261#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9262#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
9263#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9264#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9265#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9266#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9267#define HDCP_STATUS_AUTH BIT(21)
9268#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9269#define HDCP_STATUS_RI_MATCH BIT(19)
9270#define HDCP_STATUS_R0_READY BIT(18)
9271#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9272#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9273#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9274
3ab0a6ed
R
9275/* HDCP2.2 Registers */
9276#define _PORTA_HDCP2_BASE 0x66800
9277#define _PORTB_HDCP2_BASE 0x66500
9278#define _PORTC_HDCP2_BASE 0x66600
9279#define _PORTD_HDCP2_BASE 0x66700
9280#define _PORTE_HDCP2_BASE 0x66A00
9281#define _PORTF_HDCP2_BASE 0x66900
9282#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9283 _PORTA_HDCP2_BASE, \
9284 _PORTB_HDCP2_BASE, \
9285 _PORTC_HDCP2_BASE, \
9286 _PORTD_HDCP2_BASE, \
9287 _PORTE_HDCP2_BASE, \
9288 _PORTF_HDCP2_BASE) + (x))
9289
9290#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9291#define AUTH_LINK_AUTHENTICATED BIT(31)
9292#define AUTH_LINK_TYPE BIT(30)
9293#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9294#define AUTH_CLR_KEYS BIT(18)
9295
9296#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9297#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9298
9299#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9300#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9301#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9302#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9303#define LINK_TYPE_STATUS BIT(22)
9304#define LINK_AUTH_STATUS BIT(21)
9305#define LINK_ENCRYPTION_STATUS BIT(20)
9306
e7e104c3 9307/* Per-pipe DDI Function Control */
086f8e84
VS
9308#define _TRANS_DDI_FUNC_CTL_A 0x60400
9309#define _TRANS_DDI_FUNC_CTL_B 0x61400
9310#define _TRANS_DDI_FUNC_CTL_C 0x62400
9311#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
9312#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9313#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 9314#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9315
5ee8ee86 9316#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9317/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 9318#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 9319#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
9320#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9321#define TRANS_DDI_PORT_NONE (0 << 28)
9322#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9323#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9324#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9325#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9326#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9327#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9328#define TRANS_DDI_BPC_MASK (7 << 20)
9329#define TRANS_DDI_BPC_8 (0 << 20)
9330#define TRANS_DDI_BPC_10 (1 << 20)
9331#define TRANS_DDI_BPC_6 (2 << 20)
9332#define TRANS_DDI_BPC_12 (3 << 20)
9333#define TRANS_DDI_PVSYNC (1 << 17)
9334#define TRANS_DDI_PHSYNC (1 << 16)
9335#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9336#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9337#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9338#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9339#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9340#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9341#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9342#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9343#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9344#define TRANS_DDI_BFI_ENABLE (1 << 4)
9345#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9346#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9347#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9348 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9349 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9350
49edbd49
MC
9351#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9352#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9353#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9354#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9355#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9356#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9357#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9358 _TRANS_DDI_FUNC_CTL2_A)
9359#define PORT_SYNC_MODE_ENABLE (1 << 4)
7264aebb 9360#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
49edbd49
MC
9361#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9362#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9363
0e87f667 9364/* DisplayPort Transport Control */
086f8e84
VS
9365#define _DP_TP_CTL_A 0x64040
9366#define _DP_TP_CTL_B 0x64140
f0f59a00 9367#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86 9368#define DP_TP_CTL_ENABLE (1 << 31)
5c44b938 9369#define DP_TP_CTL_FEC_ENABLE (1 << 30)
5ee8ee86
PZ
9370#define DP_TP_CTL_MODE_SST (0 << 27)
9371#define DP_TP_CTL_MODE_MST (1 << 27)
9372#define DP_TP_CTL_FORCE_ACT (1 << 25)
9373#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9374#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9375#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9376#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9377#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9378#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9379#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9380#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9381#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9382#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9383
e411b2c1 9384/* DisplayPort Transport Status */
086f8e84
VS
9385#define _DP_TP_STATUS_A 0x64044
9386#define _DP_TP_STATUS_B 0x64144
f0f59a00 9387#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5c44b938 9388#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
5ee8ee86
PZ
9389#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9390#define DP_TP_STATUS_ACT_SENT (1 << 24)
9391#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9392#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9393#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9394#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9395#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9396
03f896a1 9397/* DDI Buffer Control */
086f8e84
VS
9398#define _DDI_BUF_CTL_A 0x64000
9399#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9400#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9401#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9402#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9403#define DDI_BUF_EMP_MASK (0xf << 24)
9404#define DDI_BUF_PORT_REVERSAL (1 << 16)
9405#define DDI_BUF_IS_IDLE (1 << 7)
9406#define DDI_A_4_LANES (1 << 4)
17aa6be9 9407#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9408#define DDI_PORT_WIDTH_MASK (7 << 1)
9409#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9410#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9411
bb879a44 9412/* DDI Buffer Translations */
086f8e84
VS
9413#define _DDI_BUF_TRANS_A 0x64E00
9414#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9415#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9416#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9417#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9418
7501a4d8
ED
9419/* Sideband Interface (SBI) is programmed indirectly, via
9420 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9421 * which contains the payload */
f0f59a00
VS
9422#define SBI_ADDR _MMIO(0xC6000)
9423#define SBI_DATA _MMIO(0xC6004)
9424#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9425#define SBI_CTL_DEST_ICLK (0x0 << 16)
9426#define SBI_CTL_DEST_MPHY (0x1 << 16)
9427#define SBI_CTL_OP_IORD (0x2 << 8)
9428#define SBI_CTL_OP_IOWR (0x3 << 8)
9429#define SBI_CTL_OP_CRRD (0x6 << 8)
9430#define SBI_CTL_OP_CRWR (0x7 << 8)
9431#define SBI_RESPONSE_FAIL (0x1 << 1)
9432#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9433#define SBI_BUSY (0x1 << 0)
9434#define SBI_READY (0x0 << 0)
52f025ef 9435
ccf1c867 9436/* SBI offsets */
f7be2c21 9437#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9438#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9439#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9440#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9441#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9442#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9443#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9444#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9445#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9446#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9447#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9448#define SBI_SSCCTL 0x020c
ccf1c867 9449#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9450#define SBI_SSCCTL_PATHALT (1 << 3)
9451#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9452#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9453#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9454#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9455#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9456#define SBI_DBUFF0 0x2a00
2fa86a1f 9457#define SBI_GEN0 0x1f00
5ee8ee86 9458#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9459
52f025ef 9460/* LPT PIXCLK_GATE */
f0f59a00 9461#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9462#define PIXCLK_GATE_UNGATE (1 << 0)
9463#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9464
e93ea06a 9465/* SPLL */
f0f59a00 9466#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
9467#define SPLL_PLL_ENABLE (1 << 31)
9468#define SPLL_PLL_SSC (1 << 28)
9469#define SPLL_PLL_NON_SSC (2 << 28)
9470#define SPLL_PLL_LCPLL (3 << 28)
9471#define SPLL_PLL_REF_MASK (3 << 28)
9472#define SPLL_PLL_FREQ_810MHz (0 << 26)
9473#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9474#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9475#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 9476
4dffc404 9477/* WRPLL */
086f8e84
VS
9478#define _WRPLL_CTL1 0x46040
9479#define _WRPLL_CTL2 0x46060
f0f59a00 9480#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
9481#define WRPLL_PLL_ENABLE (1 << 31)
9482#define WRPLL_PLL_SSC (1 << 28)
9483#define WRPLL_PLL_NON_SSC (2 << 28)
9484#define WRPLL_PLL_LCPLL (3 << 28)
9485#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 9486/* WRPLL divider programming */
5ee8ee86 9487#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9488#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9489#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9490#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9491#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9492#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9493#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9494#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9495
fec9181c 9496/* Port clock selection */
086f8e84
VS
9497#define _PORT_CLK_SEL_A 0x46100
9498#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9499#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9500#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9501#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9502#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9503#define PORT_CLK_SEL_SPLL (3 << 29)
9504#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9505#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9506#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9507#define PORT_CLK_SEL_NONE (7 << 29)
9508#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9509
78b60ce7
PZ
9510/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9511#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9512#define DDI_CLK_SEL_NONE (0x0 << 28)
9513#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9514#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9515#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9516#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9517#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9518#define DDI_CLK_SEL_MASK (0xF << 28)
9519
bb523fc0 9520/* Transcoder clock selection */
086f8e84
VS
9521#define _TRANS_CLK_SEL_A 0x46140
9522#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9523#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9524/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9525#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9526#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9527
7f1052a8
VS
9528#define CDCLK_FREQ _MMIO(0x46200)
9529
086f8e84
VS
9530#define _TRANSA_MSA_MISC 0x60410
9531#define _TRANSB_MSA_MISC 0x61410
9532#define _TRANSC_MSA_MISC 0x62410
9533#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9534#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9535
5ee8ee86 9536#define TRANS_MSA_SYNC_CLK (1 << 0)
668b6c17
SS
9537#define TRANS_MSA_SAMPLING_444 (2 << 1)
9538#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
5ee8ee86
PZ
9539#define TRANS_MSA_6_BPC (0 << 5)
9540#define TRANS_MSA_8_BPC (1 << 5)
9541#define TRANS_MSA_10_BPC (2 << 5)
9542#define TRANS_MSA_12_BPC (3 << 5)
9543#define TRANS_MSA_16_BPC (4 << 5)
dc5977da 9544#define TRANS_MSA_CEA_RANGE (1 << 3)
ec4401d3 9545#define TRANS_MSA_USE_VSC_SDP (1 << 14)
dae84799 9546
90e8d31c 9547/* LCPLL Control */
f0f59a00 9548#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9549#define LCPLL_PLL_DISABLE (1 << 31)
9550#define LCPLL_PLL_LOCK (1 << 30)
9551#define LCPLL_CLK_FREQ_MASK (3 << 26)
9552#define LCPLL_CLK_FREQ_450 (0 << 26)
9553#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9554#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9555#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9556#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9557#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9558#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9559#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9560#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9561#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9562
326ac39b
S
9563/*
9564 * SKL Clocks
9565 */
9566
9567/* CDCLK_CTL */
f0f59a00 9568#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9569#define CDCLK_FREQ_SEL_MASK (3 << 26)
9570#define CDCLK_FREQ_450_432 (0 << 26)
9571#define CDCLK_FREQ_540 (1 << 26)
9572#define CDCLK_FREQ_337_308 (2 << 26)
9573#define CDCLK_FREQ_675_617 (3 << 26)
9574#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9575#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9576#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9577#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9578#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9579#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9580#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9581#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9582#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9583#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9584#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9585
326ac39b 9586/* LCPLL_CTL */
f0f59a00
VS
9587#define LCPLL1_CTL _MMIO(0x46010)
9588#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9589#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9590
9591/* DPLL control1 */
f0f59a00 9592#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9593#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9594#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9595#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9596#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9597#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9598#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9599#define DPLL_CTRL1_LINK_RATE_2700 0
9600#define DPLL_CTRL1_LINK_RATE_1350 1
9601#define DPLL_CTRL1_LINK_RATE_810 2
9602#define DPLL_CTRL1_LINK_RATE_1620 3
9603#define DPLL_CTRL1_LINK_RATE_1080 4
9604#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9605
9606/* DPLL control2 */
f0f59a00 9607#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9608#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9609#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9610#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9611#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9612#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9613
9614/* DPLL Status */
f0f59a00 9615#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9616#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9617
9618/* DPLL cfg */
086f8e84
VS
9619#define _DPLL1_CFGCR1 0x6C040
9620#define _DPLL2_CFGCR1 0x6C048
9621#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9622#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9623#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9624#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9625#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9626
086f8e84
VS
9627#define _DPLL1_CFGCR2 0x6C044
9628#define _DPLL2_CFGCR2 0x6C04C
9629#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9630#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9631#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9632#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9633#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9634#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9635#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9636#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9637#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9638#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9639#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9640#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9641#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9642#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9643#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9644#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9645#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9646
da3b891b 9647#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9648#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9649
555e38d2
RV
9650/*
9651 * CNL Clocks
9652 */
9653#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9654#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9655#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9656 (port) + 10))
bb1c7edc
MK
9657#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9658#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9659 21 : (tc_port) + 12))
376faf8a 9660#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9661 (port) * 2)
376faf8a
RV
9662#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9663#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9664
a927c927
RV
9665/* CNL PLL */
9666#define DPLL0_ENABLE 0x46010
9667#define DPLL1_ENABLE 0x46014
9668#define PLL_ENABLE (1 << 31)
9669#define PLL_LOCK (1 << 30)
9670#define PLL_POWER_ENABLE (1 << 27)
9671#define PLL_POWER_STATE (1 << 26)
9672#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9673
1fa11ee2
PZ
9674#define TBT_PLL_ENABLE _MMIO(0x46020)
9675
78b60ce7
PZ
9676#define _MG_PLL1_ENABLE 0x46030
9677#define _MG_PLL2_ENABLE 0x46034
9678#define _MG_PLL3_ENABLE 0x46038
9679#define _MG_PLL4_ENABLE 0x4603C
9680/* Bits are the same as DPLL0_ENABLE */
584fca11 9681#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
78b60ce7
PZ
9682 _MG_PLL2_ENABLE)
9683
9684#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9685#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9686#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9687#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9688#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9689#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
584fca11
LDM
9690#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9691 _MG_REFCLKIN_CTL_PORT1, \
9692 _MG_REFCLKIN_CTL_PORT2)
78b60ce7
PZ
9693
9694#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9695#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9696#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9697#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9698#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9699#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9700#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9701#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
584fca11
LDM
9702#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9703 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9704 _MG_CLKTOP2_CORECLKCTL1_PORT2)
78b60ce7
PZ
9705
9706#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9707#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9708#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9709#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9710#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9711#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9712#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9713#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
bd99ce08 9714#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
bcaad532
MN
9715#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9716#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9717#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9718#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
78b60ce7 9719#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
7b19f544 9720#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
bd99ce08 9721#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
584fca11
LDM
9722#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9723 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9724 _MG_CLKTOP2_HSCLKCTL_PORT2)
78b60ce7
PZ
9725
9726#define _MG_PLL_DIV0_PORT1 0x168A00
9727#define _MG_PLL_DIV0_PORT2 0x169A00
9728#define _MG_PLL_DIV0_PORT3 0x16AA00
9729#define _MG_PLL_DIV0_PORT4 0x16BA00
9730#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
7b19f544
MN
9731#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9732#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
78b60ce7 9733#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
7b19f544 9734#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
78b60ce7 9735#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
584fca11
LDM
9736#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9737 _MG_PLL_DIV0_PORT2)
78b60ce7
PZ
9738
9739#define _MG_PLL_DIV1_PORT1 0x168A04
9740#define _MG_PLL_DIV1_PORT2 0x169A04
9741#define _MG_PLL_DIV1_PORT3 0x16AA04
9742#define _MG_PLL_DIV1_PORT4 0x16BA04
9743#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9744#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9745#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9746#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9747#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9748#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
7b19f544 9749#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
78b60ce7 9750#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
584fca11
LDM
9751#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9752 _MG_PLL_DIV1_PORT2)
78b60ce7
PZ
9753
9754#define _MG_PLL_LF_PORT1 0x168A08
9755#define _MG_PLL_LF_PORT2 0x169A08
9756#define _MG_PLL_LF_PORT3 0x16AA08
9757#define _MG_PLL_LF_PORT4 0x16BA08
9758#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9759#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9760#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9761#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9762#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9763#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
584fca11
LDM
9764#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9765 _MG_PLL_LF_PORT2)
78b60ce7
PZ
9766
9767#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9768#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9769#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9770#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9771#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9772#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9773#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9774#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9775#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9776#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
584fca11
LDM
9777#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9778 _MG_PLL_FRAC_LOCK_PORT1, \
9779 _MG_PLL_FRAC_LOCK_PORT2)
78b60ce7
PZ
9780
9781#define _MG_PLL_SSC_PORT1 0x168A10
9782#define _MG_PLL_SSC_PORT2 0x169A10
9783#define _MG_PLL_SSC_PORT3 0x16AA10
9784#define _MG_PLL_SSC_PORT4 0x16BA10
9785#define MG_PLL_SSC_EN (1 << 28)
9786#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9787#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9788#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9789#define MG_PLL_SSC_FLLEN (1 << 9)
9790#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
584fca11
LDM
9791#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9792 _MG_PLL_SSC_PORT2)
78b60ce7
PZ
9793
9794#define _MG_PLL_BIAS_PORT1 0x168A14
9795#define _MG_PLL_BIAS_PORT2 0x169A14
9796#define _MG_PLL_BIAS_PORT3 0x16AA14
9797#define _MG_PLL_BIAS_PORT4 0x16BA14
9798#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9799#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9800#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9801#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9802#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9803#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9804#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9805#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9806#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9807#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9808#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9809#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9810#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
584fca11
LDM
9811#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9812 _MG_PLL_BIAS_PORT2)
78b60ce7
PZ
9813
9814#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9815#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9816#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9817#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9818#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9819#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9820#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9821#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9822#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
584fca11
LDM
9823#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9824 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9825 _MG_PLL_TDC_COLDST_BIAS_PORT2)
78b60ce7 9826
a927c927
RV
9827#define _CNL_DPLL0_CFGCR0 0x6C000
9828#define _CNL_DPLL1_CFGCR0 0x6C080
9829#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9830#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9831#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9832#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9833#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9834#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9835#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9836#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9837#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9838#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9839#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9840#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9841#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9842#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9843#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9844#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9845#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9846
9847#define _CNL_DPLL0_CFGCR1 0x6C004
9848#define _CNL_DPLL1_CFGCR1 0x6C084
9849#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9850#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9851#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9852#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9853#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9854#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9855#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9856#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9857#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9858#define DPLL_CFGCR1_KDIV_2 (2 << 6)
2ee7fd1e 9859#define DPLL_CFGCR1_KDIV_3 (4 << 6)
a927c927 9860#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9861#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9862#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9863#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9864#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9865#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9866#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9867#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9868#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9869#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9870
78b60ce7
PZ
9871#define _ICL_DPLL0_CFGCR0 0x164000
9872#define _ICL_DPLL1_CFGCR0 0x164080
9873#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9874 _ICL_DPLL1_CFGCR0)
9875
9876#define _ICL_DPLL0_CFGCR1 0x164004
9877#define _ICL_DPLL1_CFGCR1 0x164084
9878#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9879 _ICL_DPLL1_CFGCR1)
9880
f8437dd1 9881/* BXT display engine PLL */
f0f59a00 9882#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9883#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9884#define BXT_DE_PLL_RATIO_MASK 0xff
9885
f0f59a00 9886#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9887#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9888#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9889#define CNL_CDCLK_PLL_RATIO(x) (x)
9890#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9891
664326f8 9892/* GEN9 DC */
f0f59a00 9893#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9894#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9895#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9896#define DC_STATE_EN_DC9 (1 << 3)
9897#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9898#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9899
f0f59a00 9900#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9901#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9902#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9903
cbfa59d4
MK
9904#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9905#define BXT_REQ_DATA_MASK 0x3F
9906#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9907#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9908#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9909
9910#define BXT_D_CR_DRP0_DUNIT8 0x1000
9911#define BXT_D_CR_DRP0_DUNIT9 0x1200
9912#define BXT_D_CR_DRP0_DUNIT_START 8
9913#define BXT_D_CR_DRP0_DUNIT_END 11
9914#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9915 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9916 BXT_D_CR_DRP0_DUNIT9))
9917#define BXT_DRAM_RANK_MASK 0x3
9918#define BXT_DRAM_RANK_SINGLE 0x1
9919#define BXT_DRAM_RANK_DUAL 0x3
9920#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9921#define BXT_DRAM_WIDTH_SHIFT 4
9922#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9923#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9924#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9925#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9926#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9927#define BXT_DRAM_SIZE_SHIFT 6
8860343c
VS
9928#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
9929#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
9930#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
9931#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
9932#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
b185a352
VS
9933#define BXT_DRAM_TYPE_MASK (0x7 << 22)
9934#define BXT_DRAM_TYPE_SHIFT 22
9935#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
9936#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
9937#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
9938#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
cbfa59d4 9939
5771caf8
MK
9940#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9941#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9942#define SKL_REQ_DATA_MASK (0xF << 0)
9943
b185a352
VS
9944#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
9945#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
9946#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
9947#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
9948#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
9949#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
9950
5771caf8
MK
9951#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9952#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9953#define SKL_DRAM_S_SHIFT 16
9954#define SKL_DRAM_SIZE_MASK 0x3F
9955#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9956#define SKL_DRAM_WIDTH_SHIFT 8
9957#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9958#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9959#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9960#define SKL_DRAM_RANK_MASK (0x1 << 10)
9961#define SKL_DRAM_RANK_SHIFT 10
6d9c1e92
VS
9962#define SKL_DRAM_RANK_1 (0x0 << 10)
9963#define SKL_DRAM_RANK_2 (0x1 << 10)
9964#define SKL_DRAM_RANK_MASK (0x1 << 10)
9965#define CNL_DRAM_SIZE_MASK 0x7F
9966#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
9967#define CNL_DRAM_WIDTH_SHIFT 7
9968#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
9969#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
9970#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
9971#define CNL_DRAM_RANK_MASK (0x3 << 9)
9972#define CNL_DRAM_RANK_SHIFT 9
9973#define CNL_DRAM_RANK_1 (0x0 << 9)
9974#define CNL_DRAM_RANK_2 (0x1 << 9)
9975#define CNL_DRAM_RANK_3 (0x2 << 9)
9976#define CNL_DRAM_RANK_4 (0x3 << 9)
5771caf8 9977
9ccd5aeb
PZ
9978/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9979 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9980#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9981#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9982#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9983#define D_COMP_COMP_FORCE (1 << 8)
9984#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9985
69e94b7e 9986/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9987#define _PIPE_WM_LINETIME_A 0x45270
9988#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9989#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9990#define PIPE_WM_LINETIME_MASK (0x1ff)
9991#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9992#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9993#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9994
9995/* SFUSE_STRAP */
f0f59a00 9996#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9997#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9998#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9999#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10000#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10001#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10002#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10003#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10004#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 10005
f0f59a00 10006#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
10007#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10008
f0f59a00 10009#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
10010#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10011#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10012#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 10013
86d3efce
VS
10014/* pipe CSC */
10015#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10016#define _PIPE_A_CSC_COEFF_BY 0x49014
10017#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10018#define _PIPE_A_CSC_COEFF_BU 0x4901c
10019#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10020#define _PIPE_A_CSC_COEFF_BV 0x49024
255fcfbc 10021
86d3efce 10022#define _PIPE_A_CSC_MODE 0x49028
255fcfbc 10023#define ICL_CSC_ENABLE (1 << 31)
a91de580 10024#define ICL_OUTPUT_CSC_ENABLE (1 << 30)
255fcfbc
US
10025#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
10026#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
10027#define CSC_MODE_YUV_TO_RGB (1 << 0)
10028
86d3efce
VS
10029#define _PIPE_A_CSC_PREOFF_HI 0x49030
10030#define _PIPE_A_CSC_PREOFF_ME 0x49034
10031#define _PIPE_A_CSC_PREOFF_LO 0x49038
10032#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10033#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10034#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10035
10036#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10037#define _PIPE_B_CSC_COEFF_BY 0x49114
10038#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10039#define _PIPE_B_CSC_COEFF_BU 0x4911c
10040#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10041#define _PIPE_B_CSC_COEFF_BV 0x49124
10042#define _PIPE_B_CSC_MODE 0x49128
10043#define _PIPE_B_CSC_PREOFF_HI 0x49130
10044#define _PIPE_B_CSC_PREOFF_ME 0x49134
10045#define _PIPE_B_CSC_PREOFF_LO 0x49138
10046#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10047#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10048#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10049
f0f59a00
VS
10050#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10051#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10052#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10053#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10054#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10055#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10056#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10057#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10058#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10059#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10060#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10061#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10062#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 10063
a91de580
US
10064/* Pipe Output CSC */
10065#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10066#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10067#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10068#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10069#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10070#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10071#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10072#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10073#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10074#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10075#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10076#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10077
10078#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10079#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10080#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10081#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10082#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10083#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10084#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10085#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10086#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10087#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10088#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10089#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10090
10091#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10092 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10093 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10094#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10095 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10096 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10097#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10098 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10099 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10100#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10101 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10102 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10103#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10104 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10105 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10106#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10107 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10108 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10109#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10110 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10111 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10112#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10113 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10114 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10115#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10116 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10117 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10118#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10119 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10120 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10121#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10122 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10123 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10124#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10125 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10126 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10127
82cf435b
LL
10128/* pipe degamma/gamma LUTs on IVB+ */
10129#define _PAL_PREC_INDEX_A 0x4A400
10130#define _PAL_PREC_INDEX_B 0x4AC00
10131#define _PAL_PREC_INDEX_C 0x4B400
10132#define PAL_PREC_10_12_BIT (0 << 31)
10133#define PAL_PREC_SPLIT_MODE (1 << 31)
10134#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 10135#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
5bda1aca 10136#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
82cf435b
LL
10137#define _PAL_PREC_DATA_A 0x4A404
10138#define _PAL_PREC_DATA_B 0x4AC04
10139#define _PAL_PREC_DATA_C 0x4B404
10140#define _PAL_PREC_GC_MAX_A 0x4A410
10141#define _PAL_PREC_GC_MAX_B 0x4AC10
10142#define _PAL_PREC_GC_MAX_C 0x4B410
10143#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10144#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10145#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
10146#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10147#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10148#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
10149
10150#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10151#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10152#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10153#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
502da13a 10154#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
82cf435b 10155
9751bafc
ACO
10156#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10157#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10158#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10159#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10160#define _PRE_CSC_GAMC_DATA_A 0x4A488
10161#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10162#define _PRE_CSC_GAMC_DATA_C 0x4B488
10163
10164#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10165#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10166
29dc3739
LL
10167/* pipe CSC & degamma/gamma LUTs on CHV */
10168#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10169#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10170#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10171#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10172#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10173#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10174#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10175#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10176#define CGM_PIPE_MODE_GAMMA (1 << 2)
10177#define CGM_PIPE_MODE_CSC (1 << 1)
10178#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10179
10180#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10181#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10182#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10183#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10184#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10185#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10186#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10187#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10188
10189#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10190#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10191#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10192#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10193#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10194#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10195#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10196#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10197
e7d7cad0
JN
10198/* MIPI DSI registers */
10199
0ad4dc88 10200#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 10201#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 10202
292272ee
MC
10203/* Gen11 DSI */
10204#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10205 dsi0, dsi1)
10206
bcc65700
D
10207#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10208#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10209#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10210#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10211
27efd256
MC
10212#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10213#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10214#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10215 _ICL_DSI_ESC_CLK_DIV0, \
10216 _ICL_DSI_ESC_CLK_DIV1)
10217#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10218#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10219#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10220 _ICL_DPHY_ESC_CLK_DIV0, \
10221 _ICL_DPHY_ESC_CLK_DIV1)
10222#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10223#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10224#define ICL_ESC_CLK_DIV_MASK 0x1ff
10225#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 10226#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 10227
aec0246f
US
10228/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10229#define GEN4_TIMESTAMP _MMIO(0x2358)
10230#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10231#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10232
dab91783
LL
10233#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10234#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10235#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10236#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10237#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10238
aec0246f
US
10239#define _PIPE_FRMTMSTMP_A 0x70048
10240#define PIPE_FRMTMSTMP(pipe) \
10241 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10242
11b8e4f5
SS
10243/* BXT MIPI clock controls */
10244#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10245
f0f59a00 10246#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
10247#define BXT_MIPI1_DIV_SHIFT 26
10248#define BXT_MIPI2_DIV_SHIFT 10
10249#define BXT_MIPI_DIV_SHIFT(port) \
10250 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10251 BXT_MIPI2_DIV_SHIFT)
782d25ca 10252
11b8e4f5 10253/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
10254#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10255#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
10256#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10257 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10258 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
10259#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10260#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
10261#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10262 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
10263 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10264#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 10265 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
10266/* RX upper control divider to select actual RX clock output from 8x */
10267#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10268#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10269#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10270 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10271 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10272#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10273#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10274#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10275 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10276 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10277#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 10278 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
10279/* 8/3X divider to select the actual 8/3X clock output from 8x */
10280#define BXT_MIPI1_8X_BY3_SHIFT 19
10281#define BXT_MIPI2_8X_BY3_SHIFT 3
10282#define BXT_MIPI_8X_BY3_SHIFT(port) \
10283 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10284 BXT_MIPI2_8X_BY3_SHIFT)
10285#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10286#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10287#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10288 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10289 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10290#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 10291 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
10292/* RX lower control divider to select actual RX clock output from 8x */
10293#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10294#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10295#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10296 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10297 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10298#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10299#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10300#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10301 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10302 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10303#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 10304 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
10305
10306#define RX_DIVIDER_BIT_1_2 0x3
10307#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 10308
d2e08c0f
SS
10309/* BXT MIPI mode configure */
10310#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10311#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 10312#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10313 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10314
10315#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10316#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 10317#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10318 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10319
10320#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10321#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 10322#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10323 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10324
f0f59a00 10325#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
10326#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10327#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10328#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 10329#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
10330#define BXT_DSIC_16X_BY2 (1 << 10)
10331#define BXT_DSIC_16X_BY3 (2 << 10)
10332#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 10333#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 10334#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
10335#define BXT_DSIA_16X_BY2 (1 << 8)
10336#define BXT_DSIA_16X_BY3 (2 << 8)
10337#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 10338#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
10339#define BXT_DSI_FREQ_SEL_SHIFT 8
10340#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10341
10342#define BXT_DSI_PLL_RATIO_MAX 0x7D
10343#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
10344#define GLK_DSI_PLL_RATIO_MAX 0x6F
10345#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 10346#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 10347#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 10348
f0f59a00 10349#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
10350#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10351#define BXT_DSI_PLL_LOCKED (1 << 30)
10352
3230bf14 10353#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 10354#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 10355#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
10356
10357 /* BXT port control */
10358#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10359#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 10360#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 10361
21652f3b
MC
10362/* ICL DSI MODE control */
10363#define _ICL_DSI_IO_MODECTL_0 0x6B094
10364#define _ICL_DSI_IO_MODECTL_1 0x6B894
10365#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10366 _ICL_DSI_IO_MODECTL_0, \
10367 _ICL_DSI_IO_MODECTL_1)
10368#define COMBO_PHY_MODE_DSI (1 << 0)
10369
8b1b558d
AS
10370/* Display Stream Splitter Control */
10371#define DSS_CTL1 _MMIO(0x67400)
10372#define SPLITTER_ENABLE (1 << 31)
10373#define JOINER_ENABLE (1 << 30)
10374#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10375#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10376#define OVERLAP_PIXELS_MASK (0xf << 16)
10377#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10378#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10379#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
18cde299 10380#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
8b1b558d
AS
10381
10382#define DSS_CTL2 _MMIO(0x67404)
10383#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10384#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10385#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10386#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10387
18cde299
AS
10388#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10389#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10390#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10391 _ICL_PIPE_DSS_CTL1_PB, \
10392 _ICL_PIPE_DSS_CTL1_PC)
8b1b558d
AS
10393#define BIG_JOINER_ENABLE (1 << 29)
10394#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10395#define VGA_CENTERING_ENABLE (1 << 27)
10396
18cde299
AS
10397#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10398#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10399#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10400 _ICL_PIPE_DSS_CTL2_PB, \
10401 _ICL_PIPE_DSS_CTL2_PC)
8b1b558d 10402
1881a423
US
10403#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10404#define STAP_SELECT (1 << 0)
10405
10406#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10407#define HS_IO_CTRL_SELECT (1 << 0)
10408
e7d7cad0 10409#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
10410#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10411#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 10412#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
10413#define DUAL_LINK_MODE_MASK (1 << 26)
10414#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10415#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 10416#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
10417#define FLOPPED_HSTX (1 << 23)
10418#define DE_INVERT (1 << 19) /* XXX */
10419#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10420#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10421#define AFE_LATCHOUT (1 << 17)
10422#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
10423#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10424#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10425#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10426#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
10427#define CSB_SHIFT 9
10428#define CSB_MASK (3 << 9)
10429#define CSB_20MHZ (0 << 9)
10430#define CSB_10MHZ (1 << 9)
10431#define CSB_40MHZ (2 << 9)
10432#define BANDGAP_MASK (1 << 8)
10433#define BANDGAP_PNW_CIRCUIT (0 << 8)
10434#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
10435#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10436#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10437#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10438#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
10439#define TEARING_EFFECT_MASK (3 << 2)
10440#define TEARING_EFFECT_OFF (0 << 2)
10441#define TEARING_EFFECT_DSI (1 << 2)
10442#define TEARING_EFFECT_GPIO (2 << 2)
10443#define LANE_CONFIGURATION_SHIFT 0
10444#define LANE_CONFIGURATION_MASK (3 << 0)
10445#define LANE_CONFIGURATION_4LANE (0 << 0)
10446#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10447#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10448
10449#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10450#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10451#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10452#define TEARING_EFFECT_DELAY_SHIFT 0
10453#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10454
10455/* XXX: all bits reserved */
4ad83e94 10456#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10457
10458/* MIPI DSI Controller and D-PHY registers */
10459
4ad83e94 10460#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10461#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10462#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10463#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10464#define ULPS_STATE_MASK (3 << 1)
10465#define ULPS_STATE_ENTER (2 << 1)
10466#define ULPS_STATE_EXIT (1 << 1)
10467#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10468#define DEVICE_READY (1 << 0)
10469
4ad83e94 10470#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10471#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10472#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10473#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10474#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10475#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10476#define TEARING_EFFECT (1 << 31)
10477#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10478#define GEN_READ_DATA_AVAIL (1 << 29)
10479#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10480#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10481#define RX_PROT_VIOLATION (1 << 26)
10482#define RX_INVALID_TX_LENGTH (1 << 25)
10483#define ACK_WITH_NO_ERROR (1 << 24)
10484#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10485#define LP_RX_TIMEOUT (1 << 22)
10486#define HS_TX_TIMEOUT (1 << 21)
10487#define DPI_FIFO_UNDERRUN (1 << 20)
10488#define LOW_CONTENTION (1 << 19)
10489#define HIGH_CONTENTION (1 << 18)
10490#define TXDSI_VC_ID_INVALID (1 << 17)
10491#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10492#define TXCHECKSUM_ERROR (1 << 15)
10493#define TXECC_MULTIBIT_ERROR (1 << 14)
10494#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10495#define TXFALSE_CONTROL_ERROR (1 << 12)
10496#define RXDSI_VC_ID_INVALID (1 << 11)
10497#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10498#define RXCHECKSUM_ERROR (1 << 9)
10499#define RXECC_MULTIBIT_ERROR (1 << 8)
10500#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10501#define RXFALSE_CONTROL_ERROR (1 << 6)
10502#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10503#define RX_LP_TX_SYNC_ERROR (1 << 4)
10504#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10505#define RXEOT_SYNC_ERROR (1 << 2)
10506#define RXSOT_SYNC_ERROR (1 << 1)
10507#define RXSOT_ERROR (1 << 0)
10508
4ad83e94 10509#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10510#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10511#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10512#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10513#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10514#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10515#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10516#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10517#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10518#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10519#define VID_MODE_FORMAT_MASK (0xf << 7)
10520#define VID_MODE_NOT_SUPPORTED (0 << 7)
10521#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10522#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10523#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10524#define VID_MODE_FORMAT_RGB888 (4 << 7)
10525#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10526#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10527#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10528#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10529#define DATA_LANES_PRG_REG_SHIFT 0
10530#define DATA_LANES_PRG_REG_MASK (7 << 0)
10531
4ad83e94 10532#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10533#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10534#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10535#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10536
4ad83e94 10537#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10538#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10539#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10540#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10541
4ad83e94 10542#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10543#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10544#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10545#define TURN_AROUND_TIMEOUT_MASK 0x3f
10546
4ad83e94 10547#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10548#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10549#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10550#define DEVICE_RESET_TIMER_MASK 0xffff
10551
4ad83e94 10552#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10553#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10554#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10555#define VERTICAL_ADDRESS_SHIFT 16
10556#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10557#define HORIZONTAL_ADDRESS_SHIFT 0
10558#define HORIZONTAL_ADDRESS_MASK 0xffff
10559
4ad83e94 10560#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10561#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10562#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10563#define DBI_FIFO_EMPTY_HALF (0 << 0)
10564#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10565#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10566
10567/* regs below are bits 15:0 */
4ad83e94 10568#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10569#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10570#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10571
4ad83e94 10572#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10573#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10574#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10575
4ad83e94 10576#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10577#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10578#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10579
4ad83e94 10580#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10581#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10582#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10583
4ad83e94 10584#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10585#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10586#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10587
4ad83e94 10588#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10589#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10590#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10591
4ad83e94 10592#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10593#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10594#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10595
4ad83e94 10596#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10597#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10598#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10599
3230bf14
JN
10600/* regs above are bits 15:0 */
10601
4ad83e94 10602#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 10603#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 10604#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
10605#define DPI_LP_MODE (1 << 6)
10606#define BACKLIGHT_OFF (1 << 5)
10607#define BACKLIGHT_ON (1 << 4)
10608#define COLOR_MODE_OFF (1 << 3)
10609#define COLOR_MODE_ON (1 << 2)
10610#define TURN_ON (1 << 1)
10611#define SHUTDOWN (1 << 0)
10612
4ad83e94 10613#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 10614#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 10615#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
10616#define COMMAND_BYTE_SHIFT 0
10617#define COMMAND_BYTE_MASK (0x3f << 0)
10618
4ad83e94 10619#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 10620#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 10621#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
10622#define MASTER_INIT_TIMER_SHIFT 0
10623#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10624
4ad83e94 10625#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 10626#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 10627#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 10628 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
10629#define MAX_RETURN_PKT_SIZE_SHIFT 0
10630#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10631
4ad83e94 10632#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 10633#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 10634#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
10635#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10636#define DISABLE_VIDEO_BTA (1 << 3)
10637#define IP_TG_CONFIG (1 << 2)
10638#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10639#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10640#define VIDEO_MODE_BURST (3 << 0)
10641
4ad83e94 10642#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 10643#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 10644#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
10645#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10646#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
10647#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10648#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10649#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10650#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10651#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10652#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10653#define CLOCKSTOP (1 << 1)
10654#define EOT_DISABLE (1 << 0)
10655
4ad83e94 10656#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 10657#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 10658#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
10659#define LP_BYTECLK_SHIFT 0
10660#define LP_BYTECLK_MASK (0xffff << 0)
10661
b426f985
D
10662#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10663#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10664#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10665
10666#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10667#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10668#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10669
3230bf14 10670/* bits 31:0 */
4ad83e94 10671#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 10672#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 10673#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
10674
10675/* bits 31:0 */
4ad83e94 10676#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 10677#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 10678#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 10679
4ad83e94 10680#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 10681#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 10682#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 10683#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 10684#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 10685#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
10686#define LONG_PACKET_WORD_COUNT_SHIFT 8
10687#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10688#define SHORT_PACKET_PARAM_SHIFT 8
10689#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10690#define VIRTUAL_CHANNEL_SHIFT 6
10691#define VIRTUAL_CHANNEL_MASK (3 << 6)
10692#define DATA_TYPE_SHIFT 0
395b2913 10693#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
10694/* data type values, see include/video/mipi_display.h */
10695
4ad83e94 10696#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 10697#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 10698#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
10699#define DPI_FIFO_EMPTY (1 << 28)
10700#define DBI_FIFO_EMPTY (1 << 27)
10701#define LP_CTRL_FIFO_EMPTY (1 << 26)
10702#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10703#define LP_CTRL_FIFO_FULL (1 << 24)
10704#define HS_CTRL_FIFO_EMPTY (1 << 18)
10705#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10706#define HS_CTRL_FIFO_FULL (1 << 16)
10707#define LP_DATA_FIFO_EMPTY (1 << 10)
10708#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10709#define LP_DATA_FIFO_FULL (1 << 8)
10710#define HS_DATA_FIFO_EMPTY (1 << 2)
10711#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10712#define HS_DATA_FIFO_FULL (1 << 0)
10713
4ad83e94 10714#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10715#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10716#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10717#define DBI_HS_LP_MODE_MASK (1 << 0)
10718#define DBI_LP_MODE (1 << 0)
10719#define DBI_HS_MODE (0 << 0)
10720
4ad83e94 10721#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10722#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10723#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10724#define EXIT_ZERO_COUNT_SHIFT 24
10725#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10726#define TRAIL_COUNT_SHIFT 16
10727#define TRAIL_COUNT_MASK (0x1f << 16)
10728#define CLK_ZERO_COUNT_SHIFT 8
10729#define CLK_ZERO_COUNT_MASK (0xff << 8)
10730#define PREPARE_COUNT_SHIFT 0
10731#define PREPARE_COUNT_MASK (0x3f << 0)
10732
146cdf3f
MC
10733#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10734#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10735#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10736 _ICL_DSI_T_INIT_MASTER_0,\
10737 _ICL_DSI_T_INIT_MASTER_1)
10738
33868a91
MC
10739#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10740#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10741#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10742 _DPHY_CLK_TIMING_PARAM_0,\
10743 _DPHY_CLK_TIMING_PARAM_1)
10744#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10745#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10746#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10747 _DSI_CLK_TIMING_PARAM_0,\
10748 _DSI_CLK_TIMING_PARAM_1)
10749#define CLK_PREPARE_OVERRIDE (1 << 31)
10750#define CLK_PREPARE(x) ((x) << 28)
10751#define CLK_PREPARE_MASK (0x7 << 28)
10752#define CLK_PREPARE_SHIFT 28
10753#define CLK_ZERO_OVERRIDE (1 << 27)
10754#define CLK_ZERO(x) ((x) << 20)
10755#define CLK_ZERO_MASK (0xf << 20)
10756#define CLK_ZERO_SHIFT 20
10757#define CLK_PRE_OVERRIDE (1 << 19)
10758#define CLK_PRE(x) ((x) << 16)
10759#define CLK_PRE_MASK (0x3 << 16)
10760#define CLK_PRE_SHIFT 16
10761#define CLK_POST_OVERRIDE (1 << 15)
10762#define CLK_POST(x) ((x) << 8)
10763#define CLK_POST_MASK (0x7 << 8)
10764#define CLK_POST_SHIFT 8
10765#define CLK_TRAIL_OVERRIDE (1 << 7)
10766#define CLK_TRAIL(x) ((x) << 0)
10767#define CLK_TRAIL_MASK (0xf << 0)
10768#define CLK_TRAIL_SHIFT 0
10769
10770#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10771#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10772#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10773 _DPHY_DATA_TIMING_PARAM_0,\
10774 _DPHY_DATA_TIMING_PARAM_1)
10775#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10776#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10777#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10778 _DSI_DATA_TIMING_PARAM_0,\
10779 _DSI_DATA_TIMING_PARAM_1)
10780#define HS_PREPARE_OVERRIDE (1 << 31)
10781#define HS_PREPARE(x) ((x) << 24)
10782#define HS_PREPARE_MASK (0x7 << 24)
10783#define HS_PREPARE_SHIFT 24
10784#define HS_ZERO_OVERRIDE (1 << 23)
10785#define HS_ZERO(x) ((x) << 16)
10786#define HS_ZERO_MASK (0xf << 16)
10787#define HS_ZERO_SHIFT 16
10788#define HS_TRAIL_OVERRIDE (1 << 15)
10789#define HS_TRAIL(x) ((x) << 8)
10790#define HS_TRAIL_MASK (0x7 << 8)
10791#define HS_TRAIL_SHIFT 8
10792#define HS_EXIT_OVERRIDE (1 << 7)
10793#define HS_EXIT(x) ((x) << 0)
10794#define HS_EXIT_MASK (0x7 << 0)
10795#define HS_EXIT_SHIFT 0
10796
35c37ade
MC
10797#define _DPHY_TA_TIMING_PARAM_0 0x162188
10798#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10799#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10800 _DPHY_TA_TIMING_PARAM_0,\
10801 _DPHY_TA_TIMING_PARAM_1)
10802#define _DSI_TA_TIMING_PARAM_0 0x6b098
10803#define _DSI_TA_TIMING_PARAM_1 0x6b898
10804#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10805 _DSI_TA_TIMING_PARAM_0,\
10806 _DSI_TA_TIMING_PARAM_1)
10807#define TA_SURE_OVERRIDE (1 << 31)
10808#define TA_SURE(x) ((x) << 16)
10809#define TA_SURE_MASK (0x1f << 16)
10810#define TA_SURE_SHIFT 16
10811#define TA_GO_OVERRIDE (1 << 15)
10812#define TA_GO(x) ((x) << 8)
10813#define TA_GO_MASK (0xf << 8)
10814#define TA_GO_SHIFT 8
10815#define TA_GET_OVERRIDE (1 << 7)
10816#define TA_GET(x) ((x) << 0)
10817#define TA_GET_MASK (0xf << 0)
10818#define TA_GET_SHIFT 0
10819
5ffce254
MC
10820/* DSI transcoder configuration */
10821#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10822#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10823#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10824 _DSI_TRANS_FUNC_CONF_0,\
10825 _DSI_TRANS_FUNC_CONF_1)
10826#define OP_MODE_MASK (0x3 << 28)
10827#define OP_MODE_SHIFT 28
10828#define CMD_MODE_NO_GATE (0x0 << 28)
10829#define CMD_MODE_TE_GATE (0x1 << 28)
10830#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10831#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10832#define LINK_READY (1 << 20)
10833#define PIX_FMT_MASK (0x3 << 16)
10834#define PIX_FMT_SHIFT 16
10835#define PIX_FMT_RGB565 (0x0 << 16)
10836#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10837#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10838#define PIX_FMT_RGB888 (0x3 << 16)
10839#define PIX_FMT_RGB101010 (0x4 << 16)
10840#define PIX_FMT_RGB121212 (0x5 << 16)
10841#define PIX_FMT_COMPRESSED (0x6 << 16)
10842#define BGR_TRANSMISSION (1 << 15)
10843#define PIX_VIRT_CHAN(x) ((x) << 12)
10844#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10845#define PIX_VIRT_CHAN_SHIFT 12
10846#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10847#define PIX_BUF_THRESHOLD_SHIFT 10
10848#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10849#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10850#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10851#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10852#define CONTINUOUS_CLK_MASK (0x3 << 8)
10853#define CONTINUOUS_CLK_SHIFT 8
10854#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10855#define CLK_HS_OR_LP (0x2 << 8)
10856#define CLK_HS_CONTINUOUS (0x3 << 8)
10857#define LINK_CALIBRATION_MASK (0x3 << 4)
10858#define LINK_CALIBRATION_SHIFT 4
10859#define CALIBRATION_DISABLED (0x0 << 4)
10860#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10861#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10862#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10863#define EOTP_DISABLED (1 << 0)
10864
60230aac
MC
10865#define _DSI_CMD_RXCTL_0 0x6b0d4
10866#define _DSI_CMD_RXCTL_1 0x6b8d4
10867#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10868 _DSI_CMD_RXCTL_0,\
10869 _DSI_CMD_RXCTL_1)
10870#define READ_UNLOADS_DW (1 << 16)
10871#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10872#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10873#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10874#define RECEIVED_RESET_TRIGGER (1 << 12)
10875#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10876#define RECEIVED_CRC_WAS_LOST (1 << 10)
10877#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10878#define NUMBER_RX_PLOAD_DW_SHIFT 0
10879
10880#define _DSI_CMD_TXCTL_0 0x6b0d0
10881#define _DSI_CMD_TXCTL_1 0x6b8d0
10882#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10883 _DSI_CMD_TXCTL_0,\
10884 _DSI_CMD_TXCTL_1)
10885#define KEEP_LINK_IN_HS (1 << 24)
10886#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10887#define FREE_HEADER_CREDIT_SHIFT 0x8
10888#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10889#define FREE_PLOAD_CREDIT_SHIFT 0
10890#define MAX_HEADER_CREDIT 0x10
10891#define MAX_PLOAD_CREDIT 0x40
10892
808517e2
MC
10893#define _DSI_CMD_TXHDR_0 0x6b100
10894#define _DSI_CMD_TXHDR_1 0x6b900
10895#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10896 _DSI_CMD_TXHDR_0,\
10897 _DSI_CMD_TXHDR_1)
10898#define PAYLOAD_PRESENT (1 << 31)
10899#define LP_DATA_TRANSFER (1 << 30)
10900#define VBLANK_FENCE (1 << 29)
10901#define PARAM_WC_MASK (0xffff << 8)
10902#define PARAM_WC_LOWER_SHIFT 8
10903#define PARAM_WC_UPPER_SHIFT 16
10904#define VC_MASK (0x3 << 6)
10905#define VC_SHIFT 6
10906#define DT_MASK (0x3f << 0)
10907#define DT_SHIFT 0
10908
10909#define _DSI_CMD_TXPYLD_0 0x6b104
10910#define _DSI_CMD_TXPYLD_1 0x6b904
10911#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10912 _DSI_CMD_TXPYLD_0,\
10913 _DSI_CMD_TXPYLD_1)
10914
60230aac
MC
10915#define _DSI_LP_MSG_0 0x6b0d8
10916#define _DSI_LP_MSG_1 0x6b8d8
10917#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10918 _DSI_LP_MSG_0,\
10919 _DSI_LP_MSG_1)
10920#define LPTX_IN_PROGRESS (1 << 17)
10921#define LINK_IN_ULPS (1 << 16)
10922#define LINK_ULPS_TYPE_LP11 (1 << 8)
10923#define LINK_ENTER_ULPS (1 << 0)
10924
8bffd204
MC
10925/* DSI timeout registers */
10926#define _DSI_HSTX_TO_0 0x6b044
10927#define _DSI_HSTX_TO_1 0x6b844
10928#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10929 _DSI_HSTX_TO_0,\
10930 _DSI_HSTX_TO_1)
10931#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10932#define HSTX_TIMEOUT_VALUE_SHIFT 16
10933#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10934#define HSTX_TIMED_OUT (1 << 0)
10935
10936#define _DSI_LPRX_HOST_TO_0 0x6b048
10937#define _DSI_LPRX_HOST_TO_1 0x6b848
10938#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10939 _DSI_LPRX_HOST_TO_0,\
10940 _DSI_LPRX_HOST_TO_1)
10941#define LPRX_TIMED_OUT (1 << 16)
10942#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10943#define LPRX_TIMEOUT_VALUE_SHIFT 0
10944#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10945
10946#define _DSI_PWAIT_TO_0 0x6b040
10947#define _DSI_PWAIT_TO_1 0x6b840
10948#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10949 _DSI_PWAIT_TO_0,\
10950 _DSI_PWAIT_TO_1)
10951#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10952#define PRESET_TIMEOUT_VALUE_SHIFT 16
10953#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10954#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10955#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10956#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10957
10958#define _DSI_TA_TO_0 0x6b04c
10959#define _DSI_TA_TO_1 0x6b84c
10960#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10961 _DSI_TA_TO_0,\
10962 _DSI_TA_TO_1)
10963#define TA_TIMED_OUT (1 << 16)
10964#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10965#define TA_TIMEOUT_VALUE_SHIFT 0
10966#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10967
3230bf14 10968/* bits 31:0 */
4ad83e94 10969#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10970#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10971#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10972
10973#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10974#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10975#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10976#define LP_HS_SSW_CNT_SHIFT 16
10977#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10978#define HS_LP_PWR_SW_CNT_SHIFT 0
10979#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10980
4ad83e94 10981#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10982#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10983#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10984#define STOP_STATE_STALL_COUNTER_SHIFT 0
10985#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10986
4ad83e94 10987#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10988#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10989#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10990#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10991#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10992#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10993#define RX_CONTENTION_DETECTED (1 << 0)
10994
10995/* XXX: only pipe A ?!? */
4ad83e94 10996#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10997#define DBI_TYPEC_ENABLE (1 << 31)
10998#define DBI_TYPEC_WIP (1 << 30)
10999#define DBI_TYPEC_OPTION_SHIFT 28
11000#define DBI_TYPEC_OPTION_MASK (3 << 28)
11001#define DBI_TYPEC_FREQ_SHIFT 24
11002#define DBI_TYPEC_FREQ_MASK (0xf << 24)
11003#define DBI_TYPEC_OVERRIDE (1 << 8)
11004#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11005#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11006
11007
11008/* MIPI adapter registers */
11009
4ad83e94 11010#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 11011#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 11012#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
11013#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11014#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11015#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11016#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11017#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11018#define READ_REQUEST_PRIORITY_SHIFT 3
11019#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11020#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11021#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11022#define RGB_FLIP_TO_BGR (1 << 2)
11023
6b93e9c8 11024#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 11025#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 11026#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
11027#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11028#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11029#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11030#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11031#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11032#define GLK_LP_WAKE (1 << 22)
11033#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11034#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11035#define GLK_FIREWALL_ENABLE (1 << 16)
11036#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11037#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11038#define BXT_DSC_ENABLE (1 << 3)
11039#define BXT_RGB_FLIP (1 << 2)
11040#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11041#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 11042
4ad83e94 11043#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 11044#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 11045#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
11046#define DATA_MEM_ADDRESS_SHIFT 5
11047#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11048#define DATA_VALID (1 << 0)
11049
4ad83e94 11050#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 11051#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 11052#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
11053#define DATA_LENGTH_SHIFT 0
11054#define DATA_LENGTH_MASK (0xfffff << 0)
11055
4ad83e94 11056#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 11057#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 11058#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
11059#define COMMAND_MEM_ADDRESS_SHIFT 5
11060#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11061#define AUTO_PWG_ENABLE (1 << 2)
11062#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11063#define COMMAND_VALID (1 << 0)
11064
4ad83e94 11065#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 11066#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 11067#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
11068#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11069#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11070
4ad83e94 11071#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 11072#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 11073#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 11074
4ad83e94 11075#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 11076#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 11077#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
11078#define READ_DATA_VALID(n) (1 << (n))
11079
3bbaba0c 11080/* MOCS (Memory Object Control State) registers */
f0f59a00 11081#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 11082
f0f59a00
VS
11083#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11084#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11085#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11086#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11087#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
11088/* Media decoder 2 MOCS registers */
11089#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 11090
73f4e8a3
OM
11091#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11092#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11093#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11094#define PMFLUSHDONE_LNEBLK (1 << 22)
11095
d5165ebd
TG
11096/* gamt regs */
11097#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11098#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11099#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11100#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11101#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11102
93564044
VS
11103#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11104#define MMCD_PCLA (1 << 31)
11105#define MMCD_HOTSPOT_EN (1 << 27)
11106
ad186f3f
PZ
11107#define _ICL_PHY_MISC_A 0x64C00
11108#define _ICL_PHY_MISC_B 0x64C04
11109#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11110 _ICL_PHY_MISC_B)
11111#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11112
2efbb2f0 11113/* Icelake Display Stream Compression Registers */
6f15a7de
AS
11114#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11115#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
11116#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11117#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11118#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11119#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11120#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11121 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11122 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11123#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11124 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11125 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11126#define DSC_VBR_ENABLE (1 << 19)
11127#define DSC_422_ENABLE (1 << 18)
11128#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11129#define DSC_BLOCK_PREDICTION (1 << 16)
11130#define DSC_LINE_BUF_DEPTH_SHIFT 12
11131#define DSC_BPC_SHIFT 8
11132#define DSC_VER_MIN_SHIFT 4
11133#define DSC_VER_MAJ (0x1 << 0)
11134
6f15a7de
AS
11135#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11136#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
11137#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11138#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11139#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11140#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11141#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11142 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11143 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11144#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11145 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11146 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11147#define DSC_BPP(bpp) ((bpp) << 0)
11148
6f15a7de
AS
11149#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11150#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
11151#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11152#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11153#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11154#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11155#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11156 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11157 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11158#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11159 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11160 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11161#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11162#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11163
6f15a7de
AS
11164#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11165#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
11166#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11167#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11168#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11169#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11170#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11171 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11172 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11173#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11174 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11175 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11176#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11177#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11178
6f15a7de
AS
11179#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11180#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
11181#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11182#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11183#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11184#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11185#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11186 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11187 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11188#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 11189 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
2efbb2f0
AS
11190 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11191#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11192#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11193
6f15a7de
AS
11194#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11195#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
11196#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11197#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11198#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11199#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11200#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11201 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11202 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11203#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 11204 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
2efbb2f0 11205 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 11206#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
11207#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11208
6f15a7de
AS
11209#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11210#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
11211#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11212#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11213#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11214#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11215#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11216 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11217 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11218#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11219 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11220 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
11221#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11222#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
11223#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11224#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11225
6f15a7de
AS
11226#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11227#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
11228#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11229#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11230#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11231#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11232#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11233 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11234 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11235#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11236 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11237 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11238#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11239#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11240
6f15a7de
AS
11241#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11242#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
11243#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11244#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11245#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11246#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11247#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11248 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11249 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11250#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11251 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11252 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11253#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11254#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11255
6f15a7de
AS
11256#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11257#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
11258#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11259#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11260#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11261#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11262#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11263 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11264 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11265#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11266 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11267 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11268#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11269#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11270
6f15a7de
AS
11271#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11272#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
11273#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11274#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11275#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11276#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11277#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11278 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11279 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11280#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11281 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11282 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11283#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11284#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11285#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11286#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11287
6f15a7de
AS
11288#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11289#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
11290#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11291#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11292#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11293#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11294#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11295 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11296 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11297#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11298 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11299 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11300
6f15a7de
AS
11301#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11302#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
11303#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11304#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11305#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11306#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11307#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11308 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11309 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11310#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11311 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11312 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11313
6f15a7de
AS
11314#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11315#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
11316#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11317#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11318#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11319#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11320#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11321 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11322 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11323#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11324 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11325 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11326
6f15a7de
AS
11327#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11328#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
11329#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11330#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11331#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11332#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11333#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11334 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11335 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11336#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11337 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11338 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11339
6f15a7de
AS
11340#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11341#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
11342#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11343#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11344#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11345#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11346#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11347 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11348 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11349#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11350 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11351 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11352
6f15a7de
AS
11353#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11354#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
11355#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11356#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11357#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11358#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11359#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11360 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11361 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11362#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11363 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11364 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
35b876db 11365#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
2efbb2f0 11366#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 11367#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 11368
dbda5111
AS
11369/* Icelake Rate Control Buffer Threshold Registers */
11370#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11371#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11372#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11373#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11374#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11375#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11376#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11377#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11378#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11379#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11380#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11381#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11382#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11383 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11384 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11385#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11386 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11387 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11388#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11389 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11390 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11391#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11392 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11393 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11394
11395#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11396#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11397#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11398#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11399#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11400#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11401#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11402#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11403#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11404#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11405#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11406#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11407#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11408 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11409 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11410#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11411 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11412 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11413#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11414 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11415 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11416#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11417 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11418 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11419
a6576a8d 11420#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
b9fcddab
PZ
11421#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11422#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
db7295c2
AM
11423#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11424#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11425#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
b9fcddab 11426
a6576a8d 11427#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
39d1e234
PZ
11428#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11429
a6576a8d 11430#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
39d1e234
PZ
11431#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11432
585fb111 11433#endif /* _I915_REG_H_ */