]> git.ipfire.org Git - thirdparty/linux.git/blame - drivers/gpu/drm/exynos/exynos_drm_gsc.c
Merge tag 'hyperv-fixes-signed' of git://git.kernel.org/pub/scm/linux/kernel/git...
[thirdparty/linux.git] / drivers / gpu / drm / exynos / exynos_drm_gsc.c
CommitLineData
2874c5fd 1// SPDX-License-Identifier: GPL-2.0-or-later
f2646380
EK
2/*
3 * Copyright (C) 2012 Samsung Electronics Co.Ltd
4 * Authors:
5 * Eunchul Kim <chulspro.kim@samsung.com>
6 * Jinyoung Jeon <jy0.jeon@samsung.com>
7 * Sangmin Lee <lsmin.lee@samsung.com>
f2646380 8 */
2bda34d7 9
f2646380 10#include <linux/clk.h>
2bda34d7
SR
11#include <linux/component.h>
12#include <linux/kernel.h>
aeefb368 13#include <linux/mfd/syscon.h>
8b7d3ec8 14#include <linux/of_device.h>
2bda34d7
SR
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
aeefb368 17#include <linux/regmap.h>
f2646380 18
f2646380 19#include <drm/exynos_drm.h>
2bda34d7 20
e30655d0 21#include "exynos_drm_drv.h"
f2646380 22#include "exynos_drm_ipp.h"
2bda34d7 23#include "regs-gsc.h"
f2646380
EK
24
25/*
6fe891f6 26 * GSC stands for General SCaler and
f2646380
EK
27 * supports image scaler/rotator and input/output DMA operations.
28 * input DMA reads image data from the memory.
29 * output DMA writes image data to memory.
30 * GSC supports image rotation and image effect functions.
f2646380
EK
31 */
32
f2646380 33
8b7d3ec8 34#define GSC_MAX_CLOCKS 8
f2646380
EK
35#define GSC_MAX_SRC 4
36#define GSC_MAX_DST 16
37#define GSC_RESET_TIMEOUT 50
38#define GSC_BUF_STOP 1
39#define GSC_BUF_START 2
40#define GSC_REG_SZ 16
41#define GSC_WIDTH_ITU_709 1280
42#define GSC_SC_UP_MAX_RATIO 65536
43#define GSC_SC_DOWN_RATIO_7_8 74898
44#define GSC_SC_DOWN_RATIO_6_8 87381
45#define GSC_SC_DOWN_RATIO_5_8 104857
46#define GSC_SC_DOWN_RATIO_4_8 131072
47#define GSC_SC_DOWN_RATIO_3_8 174762
48#define GSC_SC_DOWN_RATIO_2_8 262144
f2646380
EK
49#define GSC_CROP_MAX 8192
50#define GSC_CROP_MIN 32
51#define GSC_SCALE_MAX 4224
52#define GSC_SCALE_MIN 32
53#define GSC_COEF_RATIO 7
54#define GSC_COEF_PHASE 9
55#define GSC_COEF_ATTR 16
56#define GSC_COEF_H_8T 8
57#define GSC_COEF_V_4T 4
58#define GSC_COEF_DEPTH 3
8b7d3ec8 59#define GSC_AUTOSUSPEND_DELAY 2000
f2646380 60
9eae7c3b 61#define get_gsc_context(dev) dev_get_drvdata(dev)
f2646380
EK
62#define gsc_read(offset) readl(ctx->regs + (offset))
63#define gsc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
64
65/*
66 * A structure of scaler.
67 *
68 * @range: narrow, wide.
69 * @pre_shfactor: pre sclaer shift factor.
70 * @pre_hratio: horizontal ratio of the prescaler.
71 * @pre_vratio: vertical ratio of the prescaler.
72 * @main_hratio: the main scaler's horizontal ratio.
73 * @main_vratio: the main scaler's vertical ratio.
74 */
75struct gsc_scaler {
76 bool range;
77 u32 pre_shfactor;
78 u32 pre_hratio;
79 u32 pre_vratio;
80 unsigned long main_hratio;
81 unsigned long main_vratio;
82};
83
f2646380
EK
84/*
85 * A structure of gsc context.
86 *
f2646380
EK
87 * @regs_res: register resources.
88 * @regs: memory mapped io registers.
f2646380
EK
89 * @gsc_clk: gsc gate clock.
90 * @sc: scaler infomations.
91 * @id: gsc id.
92 * @irq: irq number.
93 * @rotation: supports rotation of src.
f2646380
EK
94 */
95struct gsc_context {
8b7d3ec8
MS
96 struct exynos_drm_ipp ipp;
97 struct drm_device *drm_dev;
98 struct device *dev;
99 struct exynos_drm_ipp_task *task;
100 struct exynos_drm_ipp_formats *formats;
101 unsigned int num_formats;
102
f2646380
EK
103 struct resource *regs_res;
104 void __iomem *regs;
8b7d3ec8
MS
105 const char **clk_names;
106 struct clk *clocks[GSC_MAX_CLOCKS];
107 int num_clocks;
f2646380
EK
108 struct gsc_scaler sc;
109 int id;
110 int irq;
111 bool rotation;
8b7d3ec8
MS
112};
113
114/**
115 * struct gsc_driverdata - per device type driver data for init time.
116 *
117 * @limits: picture size limits array
118 * @clk_names: names of clocks needed by this variant
119 * @num_clocks: the number of clocks needed by this variant
120 */
121struct gsc_driverdata {
122 const struct drm_exynos_ipp_limit *limits;
123 int num_limits;
124 const char *clk_names[GSC_MAX_CLOCKS];
125 int num_clocks;
f2646380
EK
126};
127
128/* 8-tap Filter Coefficient */
129static const int h_coef_8t[GSC_COEF_RATIO][GSC_COEF_ATTR][GSC_COEF_H_8T] = {
130 { /* Ratio <= 65536 (~8:8) */
131 { 0, 0, 0, 128, 0, 0, 0, 0 },
132 { -1, 2, -6, 127, 7, -2, 1, 0 },
133 { -1, 4, -12, 125, 16, -5, 1, 0 },
134 { -1, 5, -15, 120, 25, -8, 2, 0 },
135 { -1, 6, -18, 114, 35, -10, 3, -1 },
136 { -1, 6, -20, 107, 46, -13, 4, -1 },
137 { -2, 7, -21, 99, 57, -16, 5, -1 },
138 { -1, 6, -20, 89, 68, -18, 5, -1 },
139 { -1, 6, -20, 79, 79, -20, 6, -1 },
140 { -1, 5, -18, 68, 89, -20, 6, -1 },
141 { -1, 5, -16, 57, 99, -21, 7, -2 },
142 { -1, 4, -13, 46, 107, -20, 6, -1 },
143 { -1, 3, -10, 35, 114, -18, 6, -1 },
144 { 0, 2, -8, 25, 120, -15, 5, -1 },
145 { 0, 1, -5, 16, 125, -12, 4, -1 },
146 { 0, 1, -2, 7, 127, -6, 2, -1 }
147 }, { /* 65536 < Ratio <= 74898 (~8:7) */
148 { 3, -8, 14, 111, 13, -8, 3, 0 },
149 { 2, -6, 7, 112, 21, -10, 3, -1 },
150 { 2, -4, 1, 110, 28, -12, 4, -1 },
151 { 1, -2, -3, 106, 36, -13, 4, -1 },
152 { 1, -1, -7, 103, 44, -15, 4, -1 },
153 { 1, 1, -11, 97, 53, -16, 4, -1 },
154 { 0, 2, -13, 91, 61, -16, 4, -1 },
155 { 0, 3, -15, 85, 69, -17, 4, -1 },
156 { 0, 3, -16, 77, 77, -16, 3, 0 },
157 { -1, 4, -17, 69, 85, -15, 3, 0 },
158 { -1, 4, -16, 61, 91, -13, 2, 0 },
159 { -1, 4, -16, 53, 97, -11, 1, 1 },
160 { -1, 4, -15, 44, 103, -7, -1, 1 },
161 { -1, 4, -13, 36, 106, -3, -2, 1 },
162 { -1, 4, -12, 28, 110, 1, -4, 2 },
163 { -1, 3, -10, 21, 112, 7, -6, 2 }
164 }, { /* 74898 < Ratio <= 87381 (~8:6) */
165 { 2, -11, 25, 96, 25, -11, 2, 0 },
166 { 2, -10, 19, 96, 31, -12, 2, 0 },
167 { 2, -9, 14, 94, 37, -12, 2, 0 },
168 { 2, -8, 10, 92, 43, -12, 1, 0 },
169 { 2, -7, 5, 90, 49, -12, 1, 0 },
170 { 2, -5, 1, 86, 55, -12, 0, 1 },
171 { 2, -4, -2, 82, 61, -11, -1, 1 },
172 { 1, -3, -5, 77, 67, -9, -1, 1 },
173 { 1, -2, -7, 72, 72, -7, -2, 1 },
174 { 1, -1, -9, 67, 77, -5, -3, 1 },
175 { 1, -1, -11, 61, 82, -2, -4, 2 },
176 { 1, 0, -12, 55, 86, 1, -5, 2 },
177 { 0, 1, -12, 49, 90, 5, -7, 2 },
178 { 0, 1, -12, 43, 92, 10, -8, 2 },
179 { 0, 2, -12, 37, 94, 14, -9, 2 },
180 { 0, 2, -12, 31, 96, 19, -10, 2 }
181 }, { /* 87381 < Ratio <= 104857 (~8:5) */
182 { -1, -8, 33, 80, 33, -8, -1, 0 },
183 { -1, -8, 28, 80, 37, -7, -2, 1 },
184 { 0, -8, 24, 79, 41, -7, -2, 1 },
185 { 0, -8, 20, 78, 46, -6, -3, 1 },
186 { 0, -8, 16, 76, 50, -4, -3, 1 },
187 { 0, -7, 13, 74, 54, -3, -4, 1 },
188 { 1, -7, 10, 71, 58, -1, -5, 1 },
189 { 1, -6, 6, 68, 62, 1, -5, 1 },
190 { 1, -6, 4, 65, 65, 4, -6, 1 },
191 { 1, -5, 1, 62, 68, 6, -6, 1 },
192 { 1, -5, -1, 58, 71, 10, -7, 1 },
193 { 1, -4, -3, 54, 74, 13, -7, 0 },
194 { 1, -3, -4, 50, 76, 16, -8, 0 },
195 { 1, -3, -6, 46, 78, 20, -8, 0 },
196 { 1, -2, -7, 41, 79, 24, -8, 0 },
197 { 1, -2, -7, 37, 80, 28, -8, -1 }
198 }, { /* 104857 < Ratio <= 131072 (~8:4) */
199 { -3, 0, 35, 64, 35, 0, -3, 0 },
200 { -3, -1, 32, 64, 38, 1, -3, 0 },
201 { -2, -2, 29, 63, 41, 2, -3, 0 },
202 { -2, -3, 27, 63, 43, 4, -4, 0 },
203 { -2, -3, 24, 61, 46, 6, -4, 0 },
204 { -2, -3, 21, 60, 49, 7, -4, 0 },
205 { -1, -4, 19, 59, 51, 9, -4, -1 },
206 { -1, -4, 16, 57, 53, 12, -4, -1 },
207 { -1, -4, 14, 55, 55, 14, -4, -1 },
208 { -1, -4, 12, 53, 57, 16, -4, -1 },
209 { -1, -4, 9, 51, 59, 19, -4, -1 },
210 { 0, -4, 7, 49, 60, 21, -3, -2 },
211 { 0, -4, 6, 46, 61, 24, -3, -2 },
212 { 0, -4, 4, 43, 63, 27, -3, -2 },
213 { 0, -3, 2, 41, 63, 29, -2, -2 },
214 { 0, -3, 1, 38, 64, 32, -1, -3 }
215 }, { /* 131072 < Ratio <= 174762 (~8:3) */
216 { -1, 8, 33, 48, 33, 8, -1, 0 },
217 { -1, 7, 31, 49, 35, 9, -1, -1 },
218 { -1, 6, 30, 49, 36, 10, -1, -1 },
219 { -1, 5, 28, 48, 38, 12, -1, -1 },
220 { -1, 4, 26, 48, 39, 13, 0, -1 },
221 { -1, 3, 24, 47, 41, 15, 0, -1 },
222 { -1, 2, 23, 47, 42, 16, 0, -1 },
223 { -1, 2, 21, 45, 43, 18, 1, -1 },
224 { -1, 1, 19, 45, 45, 19, 1, -1 },
225 { -1, 1, 18, 43, 45, 21, 2, -1 },
226 { -1, 0, 16, 42, 47, 23, 2, -1 },
227 { -1, 0, 15, 41, 47, 24, 3, -1 },
228 { -1, 0, 13, 39, 48, 26, 4, -1 },
229 { -1, -1, 12, 38, 48, 28, 5, -1 },
230 { -1, -1, 10, 36, 49, 30, 6, -1 },
231 { -1, -1, 9, 35, 49, 31, 7, -1 }
232 }, { /* 174762 < Ratio <= 262144 (~8:2) */
233 { 2, 13, 30, 38, 30, 13, 2, 0 },
234 { 2, 12, 29, 38, 30, 14, 3, 0 },
235 { 2, 11, 28, 38, 31, 15, 3, 0 },
236 { 2, 10, 26, 38, 32, 16, 4, 0 },
237 { 1, 10, 26, 37, 33, 17, 4, 0 },
238 { 1, 9, 24, 37, 34, 18, 5, 0 },
239 { 1, 8, 24, 37, 34, 19, 5, 0 },
240 { 1, 7, 22, 36, 35, 20, 6, 1 },
241 { 1, 6, 21, 36, 36, 21, 6, 1 },
242 { 1, 6, 20, 35, 36, 22, 7, 1 },
243 { 0, 5, 19, 34, 37, 24, 8, 1 },
244 { 0, 5, 18, 34, 37, 24, 9, 1 },
245 { 0, 4, 17, 33, 37, 26, 10, 1 },
246 { 0, 4, 16, 32, 38, 26, 10, 2 },
247 { 0, 3, 15, 31, 38, 28, 11, 2 },
248 { 0, 3, 14, 30, 38, 29, 12, 2 }
249 }
250};
251
252/* 4-tap Filter Coefficient */
253static const int v_coef_4t[GSC_COEF_RATIO][GSC_COEF_ATTR][GSC_COEF_V_4T] = {
254 { /* Ratio <= 65536 (~8:8) */
255 { 0, 128, 0, 0 },
256 { -4, 127, 5, 0 },
257 { -6, 124, 11, -1 },
258 { -8, 118, 19, -1 },
259 { -8, 111, 27, -2 },
260 { -8, 102, 37, -3 },
261 { -8, 92, 48, -4 },
262 { -7, 81, 59, -5 },
263 { -6, 70, 70, -6 },
264 { -5, 59, 81, -7 },
265 { -4, 48, 92, -8 },
266 { -3, 37, 102, -8 },
267 { -2, 27, 111, -8 },
268 { -1, 19, 118, -8 },
269 { -1, 11, 124, -6 },
270 { 0, 5, 127, -4 }
271 }, { /* 65536 < Ratio <= 74898 (~8:7) */
272 { 8, 112, 8, 0 },
273 { 4, 111, 14, -1 },
274 { 1, 109, 20, -2 },
275 { -2, 105, 27, -2 },
276 { -3, 100, 34, -3 },
277 { -5, 93, 43, -3 },
278 { -5, 86, 51, -4 },
279 { -5, 77, 60, -4 },
280 { -5, 69, 69, -5 },
281 { -4, 60, 77, -5 },
282 { -4, 51, 86, -5 },
283 { -3, 43, 93, -5 },
284 { -3, 34, 100, -3 },
285 { -2, 27, 105, -2 },
286 { -2, 20, 109, 1 },
287 { -1, 14, 111, 4 }
288 }, { /* 74898 < Ratio <= 87381 (~8:6) */
289 { 16, 96, 16, 0 },
290 { 12, 97, 21, -2 },
291 { 8, 96, 26, -2 },
292 { 5, 93, 32, -2 },
293 { 2, 89, 39, -2 },
294 { 0, 84, 46, -2 },
295 { -1, 79, 53, -3 },
296 { -2, 73, 59, -2 },
297 { -2, 66, 66, -2 },
298 { -2, 59, 73, -2 },
299 { -3, 53, 79, -1 },
300 { -2, 46, 84, 0 },
301 { -2, 39, 89, 2 },
302 { -2, 32, 93, 5 },
303 { -2, 26, 96, 8 },
304 { -2, 21, 97, 12 }
305 }, { /* 87381 < Ratio <= 104857 (~8:5) */
306 { 22, 84, 22, 0 },
307 { 18, 85, 26, -1 },
308 { 14, 84, 31, -1 },
309 { 11, 82, 36, -1 },
310 { 8, 79, 42, -1 },
311 { 6, 76, 47, -1 },
312 { 4, 72, 52, 0 },
313 { 2, 68, 58, 0 },
314 { 1, 63, 63, 1 },
315 { 0, 58, 68, 2 },
316 { 0, 52, 72, 4 },
317 { -1, 47, 76, 6 },
318 { -1, 42, 79, 8 },
319 { -1, 36, 82, 11 },
320 { -1, 31, 84, 14 },
321 { -1, 26, 85, 18 }
322 }, { /* 104857 < Ratio <= 131072 (~8:4) */
323 { 26, 76, 26, 0 },
324 { 22, 76, 30, 0 },
325 { 19, 75, 34, 0 },
326 { 16, 73, 38, 1 },
327 { 13, 71, 43, 1 },
328 { 10, 69, 47, 2 },
329 { 8, 66, 51, 3 },
330 { 6, 63, 55, 4 },
331 { 5, 59, 59, 5 },
332 { 4, 55, 63, 6 },
333 { 3, 51, 66, 8 },
334 { 2, 47, 69, 10 },
335 { 1, 43, 71, 13 },
336 { 1, 38, 73, 16 },
337 { 0, 34, 75, 19 },
338 { 0, 30, 76, 22 }
339 }, { /* 131072 < Ratio <= 174762 (~8:3) */
340 { 29, 70, 29, 0 },
341 { 26, 68, 32, 2 },
342 { 23, 67, 36, 2 },
343 { 20, 66, 39, 3 },
344 { 17, 65, 43, 3 },
345 { 15, 63, 46, 4 },
346 { 12, 61, 50, 5 },
347 { 10, 58, 53, 7 },
348 { 8, 56, 56, 8 },
349 { 7, 53, 58, 10 },
350 { 5, 50, 61, 12 },
351 { 4, 46, 63, 15 },
352 { 3, 43, 65, 17 },
353 { 3, 39, 66, 20 },
354 { 2, 36, 67, 23 },
355 { 2, 32, 68, 26 }
356 }, { /* 174762 < Ratio <= 262144 (~8:2) */
357 { 32, 64, 32, 0 },
358 { 28, 63, 34, 3 },
359 { 25, 62, 37, 4 },
360 { 22, 62, 40, 4 },
361 { 19, 61, 43, 5 },
362 { 17, 59, 46, 6 },
363 { 15, 58, 48, 7 },
364 { 13, 55, 51, 9 },
365 { 11, 53, 53, 11 },
366 { 9, 51, 55, 13 },
367 { 7, 48, 58, 15 },
368 { 6, 46, 59, 17 },
369 { 5, 43, 61, 19 },
370 { 4, 40, 62, 22 },
371 { 4, 37, 62, 25 },
372 { 3, 34, 63, 28 }
373 }
374};
375
376static int gsc_sw_reset(struct gsc_context *ctx)
377{
378 u32 cfg;
379 int count = GSC_RESET_TIMEOUT;
380
f2646380
EK
381 /* s/w reset */
382 cfg = (GSC_SW_RESET_SRESET);
383 gsc_write(cfg, GSC_SW_RESET);
384
385 /* wait s/w reset complete */
386 while (count--) {
387 cfg = gsc_read(GSC_SW_RESET);
388 if (!cfg)
389 break;
390 usleep_range(1000, 2000);
391 }
392
393 if (cfg) {
6f83d208 394 DRM_DEV_ERROR(ctx->dev, "failed to reset gsc h/w.\n");
f2646380
EK
395 return -EBUSY;
396 }
397
398 /* reset sequence */
399 cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
400 cfg |= (GSC_IN_BASE_ADDR_MASK |
401 GSC_IN_BASE_ADDR_PINGPONG(0));
402 gsc_write(cfg, GSC_IN_BASE_ADDR_Y_MASK);
403 gsc_write(cfg, GSC_IN_BASE_ADDR_CB_MASK);
404 gsc_write(cfg, GSC_IN_BASE_ADDR_CR_MASK);
405
406 cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
407 cfg |= (GSC_OUT_BASE_ADDR_MASK |
408 GSC_OUT_BASE_ADDR_PINGPONG(0));
409 gsc_write(cfg, GSC_OUT_BASE_ADDR_Y_MASK);
410 gsc_write(cfg, GSC_OUT_BASE_ADDR_CB_MASK);
411 gsc_write(cfg, GSC_OUT_BASE_ADDR_CR_MASK);
412
413 return 0;
414}
415
f2646380
EK
416static void gsc_handle_irq(struct gsc_context *ctx, bool enable,
417 bool overflow, bool done)
418{
419 u32 cfg;
420
6be90056
ID
421 DRM_DEV_DEBUG_KMS(ctx->dev, "enable[%d]overflow[%d]level[%d]\n",
422 enable, overflow, done);
f2646380
EK
423
424 cfg = gsc_read(GSC_IRQ);
425 cfg |= (GSC_IRQ_OR_MASK | GSC_IRQ_FRMDONE_MASK);
426
427 if (enable)
428 cfg |= GSC_IRQ_ENABLE;
429 else
430 cfg &= ~GSC_IRQ_ENABLE;
431
432 if (overflow)
433 cfg &= ~GSC_IRQ_OR_MASK;
434 else
435 cfg |= GSC_IRQ_OR_MASK;
436
437 if (done)
438 cfg &= ~GSC_IRQ_FRMDONE_MASK;
439 else
440 cfg |= GSC_IRQ_FRMDONE_MASK;
441
442 gsc_write(cfg, GSC_IRQ);
443}
444
445
d25a40a7 446static void gsc_src_set_fmt(struct gsc_context *ctx, u32 fmt, bool tiled)
f2646380 447{
f2646380
EK
448 u32 cfg;
449
6be90056 450 DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
f2646380
EK
451
452 cfg = gsc_read(GSC_IN_CON);
453 cfg &= ~(GSC_IN_RGB_TYPE_MASK | GSC_IN_YUV422_1P_ORDER_MASK |
454 GSC_IN_CHROMA_ORDER_MASK | GSC_IN_FORMAT_MASK |
455 GSC_IN_TILE_TYPE_MASK | GSC_IN_TILE_MODE |
456 GSC_IN_CHROM_STRIDE_SEL_MASK | GSC_IN_RB_SWAP_MASK);
457
458 switch (fmt) {
459 case DRM_FORMAT_RGB565:
460 cfg |= GSC_IN_RGB565;
461 break;
462 case DRM_FORMAT_XRGB8888:
8b7d3ec8 463 case DRM_FORMAT_ARGB8888:
f2646380
EK
464 cfg |= GSC_IN_XRGB8888;
465 break;
466 case DRM_FORMAT_BGRX8888:
467 cfg |= (GSC_IN_XRGB8888 | GSC_IN_RB_SWAP);
468 break;
469 case DRM_FORMAT_YUYV:
470 cfg |= (GSC_IN_YUV422_1P |
471 GSC_IN_YUV422_1P_ORDER_LSB_Y |
472 GSC_IN_CHROMA_ORDER_CBCR);
473 break;
474 case DRM_FORMAT_YVYU:
475 cfg |= (GSC_IN_YUV422_1P |
476 GSC_IN_YUV422_1P_ORDER_LSB_Y |
477 GSC_IN_CHROMA_ORDER_CRCB);
478 break;
479 case DRM_FORMAT_UYVY:
480 cfg |= (GSC_IN_YUV422_1P |
481 GSC_IN_YUV422_1P_OEDER_LSB_C |
482 GSC_IN_CHROMA_ORDER_CBCR);
483 break;
484 case DRM_FORMAT_VYUY:
485 cfg |= (GSC_IN_YUV422_1P |
486 GSC_IN_YUV422_1P_OEDER_LSB_C |
487 GSC_IN_CHROMA_ORDER_CRCB);
488 break;
489 case DRM_FORMAT_NV21:
dd209ef8
MS
490 cfg |= (GSC_IN_CHROMA_ORDER_CRCB | GSC_IN_YUV420_2P);
491 break;
f2646380 492 case DRM_FORMAT_NV61:
dd209ef8 493 cfg |= (GSC_IN_CHROMA_ORDER_CRCB | GSC_IN_YUV422_2P);
f2646380
EK
494 break;
495 case DRM_FORMAT_YUV422:
496 cfg |= GSC_IN_YUV422_3P;
497 break;
498 case DRM_FORMAT_YUV420:
dd209ef8
MS
499 cfg |= (GSC_IN_CHROMA_ORDER_CBCR | GSC_IN_YUV420_3P);
500 break;
f2646380 501 case DRM_FORMAT_YVU420:
dd209ef8 502 cfg |= (GSC_IN_CHROMA_ORDER_CRCB | GSC_IN_YUV420_3P);
f2646380
EK
503 break;
504 case DRM_FORMAT_NV12:
dd209ef8
MS
505 cfg |= (GSC_IN_CHROMA_ORDER_CBCR | GSC_IN_YUV420_2P);
506 break;
f2646380 507 case DRM_FORMAT_NV16:
dd209ef8 508 cfg |= (GSC_IN_CHROMA_ORDER_CBCR | GSC_IN_YUV422_2P);
f2646380 509 break;
f2646380
EK
510 }
511
d25a40a7
MS
512 if (tiled)
513 cfg |= (GSC_IN_TILE_C_16x8 | GSC_IN_TILE_MODE);
514
f2646380 515 gsc_write(cfg, GSC_IN_CON);
f2646380
EK
516}
517
8b7d3ec8 518static void gsc_src_set_transf(struct gsc_context *ctx, unsigned int rotation)
f2646380 519{
8b7d3ec8 520 unsigned int degree = rotation & DRM_MODE_ROTATE_MASK;
f2646380
EK
521 u32 cfg;
522
f2646380
EK
523 cfg = gsc_read(GSC_IN_CON);
524 cfg &= ~GSC_IN_ROT_MASK;
525
526 switch (degree) {
8b7d3ec8 527 case DRM_MODE_ROTATE_0:
8b7d3ec8 528 if (rotation & DRM_MODE_REFLECT_X)
4cc11a5f
MS
529 cfg |= GSC_IN_ROT_XFLIP;
530 if (rotation & DRM_MODE_REFLECT_Y)
f2646380
EK
531 cfg |= GSC_IN_ROT_YFLIP;
532 break;
8b7d3ec8
MS
533 case DRM_MODE_ROTATE_90:
534 cfg |= GSC_IN_ROT_90;
8b7d3ec8 535 if (rotation & DRM_MODE_REFLECT_X)
4cc11a5f
MS
536 cfg |= GSC_IN_ROT_XFLIP;
537 if (rotation & DRM_MODE_REFLECT_Y)
8b7d3ec8 538 cfg |= GSC_IN_ROT_YFLIP;
f2646380 539 break;
8b7d3ec8 540 case DRM_MODE_ROTATE_180:
f2646380 541 cfg |= GSC_IN_ROT_180;
8b7d3ec8 542 if (rotation & DRM_MODE_REFLECT_X)
4cc11a5f
MS
543 cfg &= ~GSC_IN_ROT_XFLIP;
544 if (rotation & DRM_MODE_REFLECT_Y)
5149705d 545 cfg &= ~GSC_IN_ROT_YFLIP;
f2646380 546 break;
8b7d3ec8 547 case DRM_MODE_ROTATE_270:
f2646380 548 cfg |= GSC_IN_ROT_270;
8b7d3ec8 549 if (rotation & DRM_MODE_REFLECT_X)
4cc11a5f
MS
550 cfg &= ~GSC_IN_ROT_XFLIP;
551 if (rotation & DRM_MODE_REFLECT_Y)
5149705d 552 cfg &= ~GSC_IN_ROT_YFLIP;
f2646380 553 break;
f2646380
EK
554 }
555
556 gsc_write(cfg, GSC_IN_CON);
557
988a4731 558 ctx->rotation = (cfg & GSC_IN_ROT_90) ? 1 : 0;
f2646380
EK
559}
560
8b7d3ec8
MS
561static void gsc_src_set_size(struct gsc_context *ctx,
562 struct exynos_drm_ipp_buffer *buf)
f2646380 563{
f2646380
EK
564 struct gsc_scaler *sc = &ctx->sc;
565 u32 cfg;
566
f2646380 567 /* pixel offset */
8b7d3ec8
MS
568 cfg = (GSC_SRCIMG_OFFSET_X(buf->rect.x) |
569 GSC_SRCIMG_OFFSET_Y(buf->rect.y));
f2646380
EK
570 gsc_write(cfg, GSC_SRCIMG_OFFSET);
571
572 /* cropped size */
8b7d3ec8
MS
573 cfg = (GSC_CROPPED_WIDTH(buf->rect.w) |
574 GSC_CROPPED_HEIGHT(buf->rect.h));
f2646380
EK
575 gsc_write(cfg, GSC_CROPPED_SIZE);
576
f2646380
EK
577 /* original size */
578 cfg = gsc_read(GSC_SRCIMG_SIZE);
579 cfg &= ~(GSC_SRCIMG_HEIGHT_MASK |
580 GSC_SRCIMG_WIDTH_MASK);
581
4958a1c0 582 cfg |= (GSC_SRCIMG_WIDTH(buf->buf.pitch[0] / buf->format->cpp[0]) |
8b7d3ec8 583 GSC_SRCIMG_HEIGHT(buf->buf.height));
f2646380
EK
584
585 gsc_write(cfg, GSC_SRCIMG_SIZE);
586
587 cfg = gsc_read(GSC_IN_CON);
588 cfg &= ~GSC_IN_RGB_TYPE_MASK;
589
8b7d3ec8 590 if (buf->rect.w >= GSC_WIDTH_ITU_709)
f2646380
EK
591 if (sc->range)
592 cfg |= GSC_IN_RGB_HD_WIDE;
593 else
594 cfg |= GSC_IN_RGB_HD_NARROW;
595 else
596 if (sc->range)
597 cfg |= GSC_IN_RGB_SD_WIDE;
598 else
599 cfg |= GSC_IN_RGB_SD_NARROW;
600
601 gsc_write(cfg, GSC_IN_CON);
f2646380
EK
602}
603
8b7d3ec8
MS
604static void gsc_src_set_buf_seq(struct gsc_context *ctx, u32 buf_id,
605 bool enqueue)
f2646380 606{
8b7d3ec8 607 bool masked = !enqueue;
f2646380
EK
608 u32 cfg;
609 u32 mask = 0x00000001 << buf_id;
610
f2646380
EK
611 /* mask register set */
612 cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
613
f2646380
EK
614 /* sequence id */
615 cfg &= ~mask;
616 cfg |= masked << buf_id;
617 gsc_write(cfg, GSC_IN_BASE_ADDR_Y_MASK);
618 gsc_write(cfg, GSC_IN_BASE_ADDR_CB_MASK);
619 gsc_write(cfg, GSC_IN_BASE_ADDR_CR_MASK);
f2646380
EK
620}
621
8b7d3ec8
MS
622static void gsc_src_set_addr(struct gsc_context *ctx, u32 buf_id,
623 struct exynos_drm_ipp_buffer *buf)
f2646380 624{
f2646380 625 /* address register set */
8b7d3ec8
MS
626 gsc_write(buf->dma_addr[0], GSC_IN_BASE_ADDR_Y(buf_id));
627 gsc_write(buf->dma_addr[1], GSC_IN_BASE_ADDR_CB(buf_id));
628 gsc_write(buf->dma_addr[2], GSC_IN_BASE_ADDR_CR(buf_id));
f2646380 629
8b7d3ec8 630 gsc_src_set_buf_seq(ctx, buf_id, true);
f2646380
EK
631}
632
d25a40a7 633static void gsc_dst_set_fmt(struct gsc_context *ctx, u32 fmt, bool tiled)
f2646380 634{
f2646380
EK
635 u32 cfg;
636
6be90056 637 DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
f2646380
EK
638
639 cfg = gsc_read(GSC_OUT_CON);
640 cfg &= ~(GSC_OUT_RGB_TYPE_MASK | GSC_OUT_YUV422_1P_ORDER_MASK |
641 GSC_OUT_CHROMA_ORDER_MASK | GSC_OUT_FORMAT_MASK |
642 GSC_OUT_CHROM_STRIDE_SEL_MASK | GSC_OUT_RB_SWAP_MASK |
643 GSC_OUT_GLOBAL_ALPHA_MASK);
644
645 switch (fmt) {
646 case DRM_FORMAT_RGB565:
647 cfg |= GSC_OUT_RGB565;
648 break;
8b7d3ec8 649 case DRM_FORMAT_ARGB8888:
f2646380 650 case DRM_FORMAT_XRGB8888:
8b7d3ec8 651 cfg |= (GSC_OUT_XRGB8888 | GSC_OUT_GLOBAL_ALPHA(0xff));
f2646380
EK
652 break;
653 case DRM_FORMAT_BGRX8888:
654 cfg |= (GSC_OUT_XRGB8888 | GSC_OUT_RB_SWAP);
655 break;
656 case DRM_FORMAT_YUYV:
657 cfg |= (GSC_OUT_YUV422_1P |
658 GSC_OUT_YUV422_1P_ORDER_LSB_Y |
659 GSC_OUT_CHROMA_ORDER_CBCR);
660 break;
661 case DRM_FORMAT_YVYU:
662 cfg |= (GSC_OUT_YUV422_1P |
663 GSC_OUT_YUV422_1P_ORDER_LSB_Y |
664 GSC_OUT_CHROMA_ORDER_CRCB);
665 break;
666 case DRM_FORMAT_UYVY:
667 cfg |= (GSC_OUT_YUV422_1P |
668 GSC_OUT_YUV422_1P_OEDER_LSB_C |
669 GSC_OUT_CHROMA_ORDER_CBCR);
670 break;
671 case DRM_FORMAT_VYUY:
672 cfg |= (GSC_OUT_YUV422_1P |
673 GSC_OUT_YUV422_1P_OEDER_LSB_C |
674 GSC_OUT_CHROMA_ORDER_CRCB);
675 break;
676 case DRM_FORMAT_NV21:
f2646380
EK
677 cfg |= (GSC_OUT_CHROMA_ORDER_CRCB | GSC_OUT_YUV420_2P);
678 break;
dd209ef8
MS
679 case DRM_FORMAT_NV61:
680 cfg |= (GSC_OUT_CHROMA_ORDER_CRCB | GSC_OUT_YUV422_2P);
681 break;
f2646380 682 case DRM_FORMAT_YUV422:
dd209ef8
MS
683 cfg |= GSC_OUT_YUV422_3P;
684 break;
f2646380 685 case DRM_FORMAT_YUV420:
dd209ef8
MS
686 cfg |= (GSC_OUT_CHROMA_ORDER_CBCR | GSC_OUT_YUV420_3P);
687 break;
f2646380 688 case DRM_FORMAT_YVU420:
dd209ef8 689 cfg |= (GSC_OUT_CHROMA_ORDER_CRCB | GSC_OUT_YUV420_3P);
f2646380
EK
690 break;
691 case DRM_FORMAT_NV12:
dd209ef8
MS
692 cfg |= (GSC_OUT_CHROMA_ORDER_CBCR | GSC_OUT_YUV420_2P);
693 break;
f2646380 694 case DRM_FORMAT_NV16:
dd209ef8 695 cfg |= (GSC_OUT_CHROMA_ORDER_CBCR | GSC_OUT_YUV422_2P);
f2646380 696 break;
f2646380
EK
697 }
698
d25a40a7
MS
699 if (tiled)
700 cfg |= (GSC_IN_TILE_C_16x8 | GSC_OUT_TILE_MODE);
701
f2646380 702 gsc_write(cfg, GSC_OUT_CON);
f2646380
EK
703}
704
6f83d208
ID
705static int gsc_get_ratio_shift(struct gsc_context *ctx, u32 src, u32 dst,
706 u32 *ratio)
f2646380 707{
6be90056 708 DRM_DEV_DEBUG_KMS(ctx->dev, "src[%d]dst[%d]\n", src, dst);
f2646380
EK
709
710 if (src >= dst * 8) {
6f83d208 711 DRM_DEV_ERROR(ctx->dev, "failed to make ratio and shift.\n");
f2646380
EK
712 return -EINVAL;
713 } else if (src >= dst * 4)
714 *ratio = 4;
715 else if (src >= dst * 2)
716 *ratio = 2;
717 else
718 *ratio = 1;
719
720 return 0;
721}
722
723static void gsc_get_prescaler_shfactor(u32 hratio, u32 vratio, u32 *shfactor)
724{
725 if (hratio == 4 && vratio == 4)
726 *shfactor = 4;
727 else if ((hratio == 4 && vratio == 2) ||
728 (hratio == 2 && vratio == 4))
729 *shfactor = 3;
730 else if ((hratio == 4 && vratio == 1) ||
731 (hratio == 1 && vratio == 4) ||
732 (hratio == 2 && vratio == 2))
733 *shfactor = 2;
734 else if (hratio == 1 && vratio == 1)
735 *shfactor = 0;
736 else
737 *shfactor = 1;
738}
739
740static int gsc_set_prescaler(struct gsc_context *ctx, struct gsc_scaler *sc,
8b7d3ec8
MS
741 struct drm_exynos_ipp_task_rect *src,
742 struct drm_exynos_ipp_task_rect *dst)
f2646380 743{
f2646380
EK
744 u32 cfg;
745 u32 src_w, src_h, dst_w, dst_h;
746 int ret = 0;
747
748 src_w = src->w;
749 src_h = src->h;
750
751 if (ctx->rotation) {
752 dst_w = dst->h;
753 dst_h = dst->w;
754 } else {
755 dst_w = dst->w;
756 dst_h = dst->h;
757 }
758
6f83d208 759 ret = gsc_get_ratio_shift(ctx, src_w, dst_w, &sc->pre_hratio);
f2646380 760 if (ret) {
6f83d208 761 DRM_DEV_ERROR(ctx->dev, "failed to get ratio horizontal.\n");
f2646380
EK
762 return ret;
763 }
764
6f83d208 765 ret = gsc_get_ratio_shift(ctx, src_h, dst_h, &sc->pre_vratio);
f2646380 766 if (ret) {
6f83d208 767 DRM_DEV_ERROR(ctx->dev, "failed to get ratio vertical.\n");
f2646380
EK
768 return ret;
769 }
770
6be90056
ID
771 DRM_DEV_DEBUG_KMS(ctx->dev, "pre_hratio[%d]pre_vratio[%d]\n",
772 sc->pre_hratio, sc->pre_vratio);
f2646380
EK
773
774 sc->main_hratio = (src_w << 16) / dst_w;
775 sc->main_vratio = (src_h << 16) / dst_h;
776
6be90056
ID
777 DRM_DEV_DEBUG_KMS(ctx->dev, "main_hratio[%ld]main_vratio[%ld]\n",
778 sc->main_hratio, sc->main_vratio);
f2646380
EK
779
780 gsc_get_prescaler_shfactor(sc->pre_hratio, sc->pre_vratio,
781 &sc->pre_shfactor);
782
6be90056 783 DRM_DEV_DEBUG_KMS(ctx->dev, "pre_shfactor[%d]\n", sc->pre_shfactor);
f2646380
EK
784
785 cfg = (GSC_PRESC_SHFACTOR(sc->pre_shfactor) |
786 GSC_PRESC_H_RATIO(sc->pre_hratio) |
787 GSC_PRESC_V_RATIO(sc->pre_vratio));
788 gsc_write(cfg, GSC_PRE_SCALE_RATIO);
789
790 return ret;
791}
792
793static void gsc_set_h_coef(struct gsc_context *ctx, unsigned long main_hratio)
794{
795 int i, j, k, sc_ratio;
796
797 if (main_hratio <= GSC_SC_UP_MAX_RATIO)
798 sc_ratio = 0;
799 else if (main_hratio <= GSC_SC_DOWN_RATIO_7_8)
800 sc_ratio = 1;
801 else if (main_hratio <= GSC_SC_DOWN_RATIO_6_8)
802 sc_ratio = 2;
803 else if (main_hratio <= GSC_SC_DOWN_RATIO_5_8)
804 sc_ratio = 3;
805 else if (main_hratio <= GSC_SC_DOWN_RATIO_4_8)
806 sc_ratio = 4;
807 else if (main_hratio <= GSC_SC_DOWN_RATIO_3_8)
808 sc_ratio = 5;
809 else
810 sc_ratio = 6;
811
812 for (i = 0; i < GSC_COEF_PHASE; i++)
813 for (j = 0; j < GSC_COEF_H_8T; j++)
814 for (k = 0; k < GSC_COEF_DEPTH; k++)
815 gsc_write(h_coef_8t[sc_ratio][i][j],
816 GSC_HCOEF(i, j, k));
817}
818
819static void gsc_set_v_coef(struct gsc_context *ctx, unsigned long main_vratio)
820{
821 int i, j, k, sc_ratio;
822
823 if (main_vratio <= GSC_SC_UP_MAX_RATIO)
824 sc_ratio = 0;
825 else if (main_vratio <= GSC_SC_DOWN_RATIO_7_8)
826 sc_ratio = 1;
827 else if (main_vratio <= GSC_SC_DOWN_RATIO_6_8)
828 sc_ratio = 2;
829 else if (main_vratio <= GSC_SC_DOWN_RATIO_5_8)
830 sc_ratio = 3;
831 else if (main_vratio <= GSC_SC_DOWN_RATIO_4_8)
832 sc_ratio = 4;
833 else if (main_vratio <= GSC_SC_DOWN_RATIO_3_8)
834 sc_ratio = 5;
835 else
836 sc_ratio = 6;
837
838 for (i = 0; i < GSC_COEF_PHASE; i++)
839 for (j = 0; j < GSC_COEF_V_4T; j++)
840 for (k = 0; k < GSC_COEF_DEPTH; k++)
841 gsc_write(v_coef_4t[sc_ratio][i][j],
842 GSC_VCOEF(i, j, k));
843}
844
845static void gsc_set_scaler(struct gsc_context *ctx, struct gsc_scaler *sc)
846{
847 u32 cfg;
848
6be90056
ID
849 DRM_DEV_DEBUG_KMS(ctx->dev, "main_hratio[%ld]main_vratio[%ld]\n",
850 sc->main_hratio, sc->main_vratio);
f2646380
EK
851
852 gsc_set_h_coef(ctx, sc->main_hratio);
853 cfg = GSC_MAIN_H_RATIO_VALUE(sc->main_hratio);
854 gsc_write(cfg, GSC_MAIN_H_RATIO);
855
856 gsc_set_v_coef(ctx, sc->main_vratio);
857 cfg = GSC_MAIN_V_RATIO_VALUE(sc->main_vratio);
858 gsc_write(cfg, GSC_MAIN_V_RATIO);
859}
860
8b7d3ec8
MS
861static void gsc_dst_set_size(struct gsc_context *ctx,
862 struct exynos_drm_ipp_buffer *buf)
f2646380 863{
f2646380
EK
864 struct gsc_scaler *sc = &ctx->sc;
865 u32 cfg;
866
f2646380 867 /* pixel offset */
8b7d3ec8
MS
868 cfg = (GSC_DSTIMG_OFFSET_X(buf->rect.x) |
869 GSC_DSTIMG_OFFSET_Y(buf->rect.y));
f2646380
EK
870 gsc_write(cfg, GSC_DSTIMG_OFFSET);
871
872 /* scaled size */
8b7d3ec8
MS
873 if (ctx->rotation)
874 cfg = (GSC_SCALED_WIDTH(buf->rect.h) |
875 GSC_SCALED_HEIGHT(buf->rect.w));
876 else
877 cfg = (GSC_SCALED_WIDTH(buf->rect.w) |
878 GSC_SCALED_HEIGHT(buf->rect.h));
f2646380
EK
879 gsc_write(cfg, GSC_SCALED_SIZE);
880
f2646380
EK
881 /* original size */
882 cfg = gsc_read(GSC_DSTIMG_SIZE);
8b7d3ec8 883 cfg &= ~(GSC_DSTIMG_HEIGHT_MASK | GSC_DSTIMG_WIDTH_MASK);
4958a1c0 884 cfg |= GSC_DSTIMG_WIDTH(buf->buf.pitch[0] / buf->format->cpp[0]) |
8b7d3ec8 885 GSC_DSTIMG_HEIGHT(buf->buf.height);
f2646380
EK
886 gsc_write(cfg, GSC_DSTIMG_SIZE);
887
888 cfg = gsc_read(GSC_OUT_CON);
889 cfg &= ~GSC_OUT_RGB_TYPE_MASK;
890
8b7d3ec8 891 if (buf->rect.w >= GSC_WIDTH_ITU_709)
f2646380
EK
892 if (sc->range)
893 cfg |= GSC_OUT_RGB_HD_WIDE;
894 else
895 cfg |= GSC_OUT_RGB_HD_NARROW;
896 else
897 if (sc->range)
898 cfg |= GSC_OUT_RGB_SD_WIDE;
899 else
900 cfg |= GSC_OUT_RGB_SD_NARROW;
901
902 gsc_write(cfg, GSC_OUT_CON);
f2646380
EK
903}
904
905static int gsc_dst_get_buf_seq(struct gsc_context *ctx)
906{
907 u32 cfg, i, buf_num = GSC_REG_SZ;
908 u32 mask = 0x00000001;
909
910 cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
911
912 for (i = 0; i < GSC_REG_SZ; i++)
913 if (cfg & (mask << i))
914 buf_num--;
915
6be90056 916 DRM_DEV_DEBUG_KMS(ctx->dev, "buf_num[%d]\n", buf_num);
f2646380
EK
917
918 return buf_num;
919}
920
8b7d3ec8
MS
921static void gsc_dst_set_buf_seq(struct gsc_context *ctx, u32 buf_id,
922 bool enqueue)
f2646380 923{
8b7d3ec8 924 bool masked = !enqueue;
f2646380
EK
925 u32 cfg;
926 u32 mask = 0x00000001 << buf_id;
f2646380
EK
927
928 /* mask register set */
929 cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
930
f2646380
EK
931 /* sequence id */
932 cfg &= ~mask;
933 cfg |= masked << buf_id;
934 gsc_write(cfg, GSC_OUT_BASE_ADDR_Y_MASK);
935 gsc_write(cfg, GSC_OUT_BASE_ADDR_CB_MASK);
936 gsc_write(cfg, GSC_OUT_BASE_ADDR_CR_MASK);
937
938 /* interrupt enable */
8b7d3ec8 939 if (enqueue && gsc_dst_get_buf_seq(ctx) >= GSC_BUF_START)
f2646380
EK
940 gsc_handle_irq(ctx, true, false, true);
941
942 /* interrupt disable */
8b7d3ec8 943 if (!enqueue && gsc_dst_get_buf_seq(ctx) <= GSC_BUF_STOP)
f2646380 944 gsc_handle_irq(ctx, false, false, true);
f2646380
EK
945}
946
8b7d3ec8
MS
947static void gsc_dst_set_addr(struct gsc_context *ctx,
948 u32 buf_id, struct exynos_drm_ipp_buffer *buf)
f2646380 949{
f2646380 950 /* address register set */
8b7d3ec8
MS
951 gsc_write(buf->dma_addr[0], GSC_OUT_BASE_ADDR_Y(buf_id));
952 gsc_write(buf->dma_addr[1], GSC_OUT_BASE_ADDR_CB(buf_id));
953 gsc_write(buf->dma_addr[2], GSC_OUT_BASE_ADDR_CR(buf_id));
f2646380 954
8b7d3ec8 955 gsc_dst_set_buf_seq(ctx, buf_id, true);
f2646380
EK
956}
957
958static int gsc_get_src_buf_index(struct gsc_context *ctx)
959{
960 u32 cfg, curr_index, i;
961 u32 buf_id = GSC_MAX_SRC;
f2646380 962
6be90056 963 DRM_DEV_DEBUG_KMS(ctx->dev, "gsc id[%d]\n", ctx->id);
f2646380
EK
964
965 cfg = gsc_read(GSC_IN_BASE_ADDR_Y_MASK);
966 curr_index = GSC_IN_CURR_GET_INDEX(cfg);
967
968 for (i = curr_index; i < GSC_MAX_SRC; i++) {
969 if (!((cfg >> i) & 0x1)) {
970 buf_id = i;
971 break;
972 }
973 }
974
6be90056
ID
975 DRM_DEV_DEBUG_KMS(ctx->dev, "cfg[0x%x]curr_index[%d]buf_id[%d]\n", cfg,
976 curr_index, buf_id);
8b7d3ec8 977
f2646380 978 if (buf_id == GSC_MAX_SRC) {
6f83d208 979 DRM_DEV_ERROR(ctx->dev, "failed to get in buffer index.\n");
f2646380
EK
980 return -EINVAL;
981 }
982
8b7d3ec8 983 gsc_src_set_buf_seq(ctx, buf_id, false);
f2646380
EK
984
985 return buf_id;
986}
987
988static int gsc_get_dst_buf_index(struct gsc_context *ctx)
989{
990 u32 cfg, curr_index, i;
991 u32 buf_id = GSC_MAX_DST;
f2646380 992
6be90056 993 DRM_DEV_DEBUG_KMS(ctx->dev, "gsc id[%d]\n", ctx->id);
f2646380
EK
994
995 cfg = gsc_read(GSC_OUT_BASE_ADDR_Y_MASK);
996 curr_index = GSC_OUT_CURR_GET_INDEX(cfg);
997
998 for (i = curr_index; i < GSC_MAX_DST; i++) {
999 if (!((cfg >> i) & 0x1)) {
1000 buf_id = i;
1001 break;
1002 }
1003 }
1004
1005 if (buf_id == GSC_MAX_DST) {
6f83d208 1006 DRM_DEV_ERROR(ctx->dev, "failed to get out buffer index.\n");
f2646380
EK
1007 return -EINVAL;
1008 }
1009
8b7d3ec8 1010 gsc_dst_set_buf_seq(ctx, buf_id, false);
f2646380 1011
6be90056
ID
1012 DRM_DEV_DEBUG_KMS(ctx->dev, "cfg[0x%x]curr_index[%d]buf_id[%d]\n", cfg,
1013 curr_index, buf_id);
f2646380
EK
1014
1015 return buf_id;
1016}
1017
1018static irqreturn_t gsc_irq_handler(int irq, void *dev_id)
1019{
1020 struct gsc_context *ctx = dev_id;
f2646380 1021 u32 status;
8b7d3ec8 1022 int err = 0;
f2646380 1023
6be90056 1024 DRM_DEV_DEBUG_KMS(ctx->dev, "gsc id[%d]\n", ctx->id);
f2646380
EK
1025
1026 status = gsc_read(GSC_IRQ);
1027 if (status & GSC_IRQ_STATUS_OR_IRQ) {
8b7d3ec8 1028 dev_err(ctx->dev, "occurred overflow at %d, status 0x%x.\n",
f2646380 1029 ctx->id, status);
8b7d3ec8 1030 err = -EINVAL;
f2646380
EK
1031 }
1032
1033 if (status & GSC_IRQ_STATUS_OR_FRM_DONE) {
8b7d3ec8 1034 int src_buf_id, dst_buf_id;
f2646380 1035
8b7d3ec8
MS
1036 dev_dbg(ctx->dev, "occurred frame done at %d, status 0x%x.\n",
1037 ctx->id, status);
f2646380 1038
8b7d3ec8
MS
1039 src_buf_id = gsc_get_src_buf_index(ctx);
1040 dst_buf_id = gsc_get_dst_buf_index(ctx);
f2646380 1041
6be90056
ID
1042 DRM_DEV_DEBUG_KMS(ctx->dev, "buf_id_src[%d]buf_id_dst[%d]\n",
1043 src_buf_id, dst_buf_id);
f2646380 1044
8b7d3ec8
MS
1045 if (src_buf_id < 0 || dst_buf_id < 0)
1046 err = -EINVAL;
f2646380
EK
1047 }
1048
8b7d3ec8
MS
1049 if (ctx->task) {
1050 struct exynos_drm_ipp_task *task = ctx->task;
f2646380 1051
8b7d3ec8
MS
1052 ctx->task = NULL;
1053 pm_runtime_mark_last_busy(ctx->dev);
1054 pm_runtime_put_autosuspend(ctx->dev);
1055 exynos_drm_ipp_task_done(task, err);
f2646380
EK
1056 }
1057
8b7d3ec8 1058 return IRQ_HANDLED;
f2646380
EK
1059}
1060
8b7d3ec8 1061static int gsc_reset(struct gsc_context *ctx)
f2646380 1062{
f2646380
EK
1063 struct gsc_scaler *sc = &ctx->sc;
1064 int ret;
1065
f2646380
EK
1066 /* reset h/w block */
1067 ret = gsc_sw_reset(ctx);
1068 if (ret < 0) {
8b7d3ec8 1069 dev_err(ctx->dev, "failed to reset hardware.\n");
f2646380
EK
1070 return ret;
1071 }
1072
1073 /* scaler setting */
1074 memset(&ctx->sc, 0x0, sizeof(ctx->sc));
1075 sc->range = true;
1076
1077 return 0;
1078}
1079
8b7d3ec8 1080static void gsc_start(struct gsc_context *ctx)
f2646380 1081{
f2646380 1082 u32 cfg;
f2646380
EK
1083
1084 gsc_handle_irq(ctx, true, false, true);
1085
8b7d3ec8
MS
1086 /* enable one shot */
1087 cfg = gsc_read(GSC_ENABLE);
1088 cfg &= ~(GSC_ENABLE_ON_CLEAR_MASK |
1089 GSC_ENABLE_CLK_GATE_MODE_MASK);
1090 cfg |= GSC_ENABLE_ON_CLEAR_ONESHOT;
1091 gsc_write(cfg, GSC_ENABLE);
f2646380 1092
8b7d3ec8
MS
1093 /* src dma memory */
1094 cfg = gsc_read(GSC_IN_CON);
1095 cfg &= ~(GSC_IN_PATH_MASK | GSC_IN_LOCAL_SEL_MASK);
1096 cfg |= GSC_IN_PATH_MEMORY;
1097 gsc_write(cfg, GSC_IN_CON);
f2646380 1098
8b7d3ec8
MS
1099 /* dst dma memory */
1100 cfg = gsc_read(GSC_OUT_CON);
1101 cfg |= GSC_OUT_PATH_MEMORY;
1102 gsc_write(cfg, GSC_OUT_CON);
f2646380
EK
1103
1104 gsc_set_scaler(ctx, &ctx->sc);
1105
1106 cfg = gsc_read(GSC_ENABLE);
1107 cfg |= GSC_ENABLE_ON;
1108 gsc_write(cfg, GSC_ENABLE);
8b7d3ec8
MS
1109}
1110
1111static int gsc_commit(struct exynos_drm_ipp *ipp,
1112 struct exynos_drm_ipp_task *task)
1113{
1114 struct gsc_context *ctx = container_of(ipp, struct gsc_context, ipp);
1115 int ret;
1116
1117 pm_runtime_get_sync(ctx->dev);
1118 ctx->task = task;
1119
1120 ret = gsc_reset(ctx);
1121 if (ret) {
1122 pm_runtime_put_autosuspend(ctx->dev);
1123 ctx->task = NULL;
1124 return ret;
1125 }
1126
d25a40a7 1127 gsc_src_set_fmt(ctx, task->src.buf.fourcc, task->src.buf.modifier);
8b7d3ec8
MS
1128 gsc_src_set_transf(ctx, task->transform.rotation);
1129 gsc_src_set_size(ctx, &task->src);
1130 gsc_src_set_addr(ctx, 0, &task->src);
d25a40a7 1131 gsc_dst_set_fmt(ctx, task->dst.buf.fourcc, task->dst.buf.modifier);
8b7d3ec8
MS
1132 gsc_dst_set_size(ctx, &task->dst);
1133 gsc_dst_set_addr(ctx, 0, &task->dst);
1134 gsc_set_prescaler(ctx, &ctx->sc, &task->src.rect, &task->dst.rect);
1135 gsc_start(ctx);
f2646380
EK
1136
1137 return 0;
1138}
1139
8b7d3ec8
MS
1140static void gsc_abort(struct exynos_drm_ipp *ipp,
1141 struct exynos_drm_ipp_task *task)
f2646380 1142{
8b7d3ec8
MS
1143 struct gsc_context *ctx =
1144 container_of(ipp, struct gsc_context, ipp);
f2646380 1145
8b7d3ec8
MS
1146 gsc_reset(ctx);
1147 if (ctx->task) {
1148 struct exynos_drm_ipp_task *task = ctx->task;
f2646380 1149
8b7d3ec8
MS
1150 ctx->task = NULL;
1151 pm_runtime_mark_last_busy(ctx->dev);
1152 pm_runtime_put_autosuspend(ctx->dev);
1153 exynos_drm_ipp_task_done(task, -EIO);
f2646380 1154 }
8b7d3ec8 1155}
f2646380 1156
8b7d3ec8
MS
1157static struct exynos_drm_ipp_funcs ipp_funcs = {
1158 .commit = gsc_commit,
1159 .abort = gsc_abort,
1160};
f2646380 1161
8b7d3ec8
MS
1162static int gsc_bind(struct device *dev, struct device *master, void *data)
1163{
1164 struct gsc_context *ctx = dev_get_drvdata(dev);
1165 struct drm_device *drm_dev = data;
1166 struct exynos_drm_ipp *ipp = &ctx->ipp;
f2646380 1167
8b955034 1168 ctx->drm_dev = drm_dev;
8b7d3ec8 1169 ctx->drm_dev = drm_dev;
29cbf24a 1170 exynos_drm_register_dma(drm_dev, dev);
8b7d3ec8 1171
8b955034 1172 exynos_drm_ipp_register(dev, ipp, &ipp_funcs,
8b7d3ec8
MS
1173 DRM_EXYNOS_IPP_CAP_CROP | DRM_EXYNOS_IPP_CAP_ROTATE |
1174 DRM_EXYNOS_IPP_CAP_SCALE | DRM_EXYNOS_IPP_CAP_CONVERT,
1175 ctx->formats, ctx->num_formats, "gsc");
1176
1177 dev_info(dev, "The exynos gscaler has been probed successfully\n");
1178
1179 return 0;
1180}
1181
1182static void gsc_unbind(struct device *dev, struct device *master,
1183 void *data)
1184{
1185 struct gsc_context *ctx = dev_get_drvdata(dev);
1186 struct drm_device *drm_dev = data;
1187 struct exynos_drm_ipp *ipp = &ctx->ipp;
1188
8b955034 1189 exynos_drm_ipp_unregister(dev, ipp);
23755696 1190 exynos_drm_unregister_dma(drm_dev, dev);
f2646380
EK
1191}
1192
8b7d3ec8
MS
1193static const struct component_ops gsc_component_ops = {
1194 .bind = gsc_bind,
1195 .unbind = gsc_unbind,
1196};
1197
1198static const unsigned int gsc_formats[] = {
1199 DRM_FORMAT_ARGB8888,
1200 DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB565, DRM_FORMAT_BGRX8888,
1201 DRM_FORMAT_NV12, DRM_FORMAT_NV16, DRM_FORMAT_NV21, DRM_FORMAT_NV61,
1202 DRM_FORMAT_UYVY, DRM_FORMAT_VYUY, DRM_FORMAT_YUYV, DRM_FORMAT_YVYU,
1203 DRM_FORMAT_YUV420, DRM_FORMAT_YVU420, DRM_FORMAT_YUV422,
1204};
1205
d25a40a7
MS
1206static const unsigned int gsc_tiled_formats[] = {
1207 DRM_FORMAT_NV12, DRM_FORMAT_NV21,
1208};
1209
56550d94 1210static int gsc_probe(struct platform_device *pdev)
f2646380
EK
1211{
1212 struct device *dev = &pdev->dev;
8b7d3ec8
MS
1213 struct gsc_driverdata *driver_data;
1214 struct exynos_drm_ipp_formats *formats;
f2646380
EK
1215 struct gsc_context *ctx;
1216 struct resource *res;
d25a40a7 1217 int num_formats, ret, i, j;
f2646380
EK
1218
1219 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1220 if (!ctx)
1221 return -ENOMEM;
1222
8b7d3ec8
MS
1223 driver_data = (struct gsc_driverdata *)of_device_get_match_data(dev);
1224 ctx->dev = dev;
1225 ctx->num_clocks = driver_data->num_clocks;
1226 ctx->clk_names = driver_data->clk_names;
1227
d25a40a7
MS
1228 /* construct formats/limits array */
1229 num_formats = ARRAY_SIZE(gsc_formats) + ARRAY_SIZE(gsc_tiled_formats);
1230 formats = devm_kcalloc(dev, num_formats, sizeof(*formats), GFP_KERNEL);
1231 if (!formats)
1232 return -ENOMEM;
1233
1234 /* linear formats */
8b7d3ec8
MS
1235 for (i = 0; i < ARRAY_SIZE(gsc_formats); i++) {
1236 formats[i].fourcc = gsc_formats[i];
1237 formats[i].type = DRM_EXYNOS_IPP_FORMAT_SOURCE |
1238 DRM_EXYNOS_IPP_FORMAT_DESTINATION;
1239 formats[i].limits = driver_data->limits;
1240 formats[i].num_limits = driver_data->num_limits;
aeefb368 1241 }
d25a40a7
MS
1242
1243 /* tiled formats */
1244 for (j = i, i = 0; i < ARRAY_SIZE(gsc_tiled_formats); j++, i++) {
1245 formats[j].fourcc = gsc_tiled_formats[i];
1246 formats[j].modifier = DRM_FORMAT_MOD_SAMSUNG_16_16_TILE;
1247 formats[j].type = DRM_EXYNOS_IPP_FORMAT_SOURCE |
1248 DRM_EXYNOS_IPP_FORMAT_DESTINATION;
1249 formats[j].limits = driver_data->limits;
1250 formats[j].num_limits = driver_data->num_limits;
1251 }
1252
8b7d3ec8 1253 ctx->formats = formats;
d25a40a7 1254 ctx->num_formats = num_formats;
aeefb368 1255
f2646380 1256 /* clock control */
8b7d3ec8
MS
1257 for (i = 0; i < ctx->num_clocks; i++) {
1258 ctx->clocks[i] = devm_clk_get(dev, ctx->clk_names[i]);
1259 if (IS_ERR(ctx->clocks[i])) {
1260 dev_err(dev, "failed to get clock: %s\n",
1261 ctx->clk_names[i]);
1262 return PTR_ERR(ctx->clocks[i]);
1263 }
f2646380
EK
1264 }
1265
1266 /* resource memory */
1267 ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
d4ed6025
TR
1268 ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
1269 if (IS_ERR(ctx->regs))
1270 return PTR_ERR(ctx->regs);
f2646380
EK
1271
1272 /* resource irq */
1273 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1274 if (!res) {
1275 dev_err(dev, "failed to request irq resource.\n");
5cbd419c 1276 return -ENOENT;
f2646380
EK
1277 }
1278
1279 ctx->irq = res->start;
8b7d3ec8
MS
1280 ret = devm_request_irq(dev, ctx->irq, gsc_irq_handler, 0,
1281 dev_name(dev), ctx);
f2646380
EK
1282 if (ret < 0) {
1283 dev_err(dev, "failed to request irq.\n");
5cbd419c 1284 return ret;
f2646380
EK
1285 }
1286
1287 /* context initailization */
1288 ctx->id = pdev->id;
1289
f2646380
EK
1290 platform_set_drvdata(pdev, ctx);
1291
8b7d3ec8
MS
1292 pm_runtime_use_autosuspend(dev);
1293 pm_runtime_set_autosuspend_delay(dev, GSC_AUTOSUSPEND_DELAY);
f2646380
EK
1294 pm_runtime_enable(dev);
1295
8b7d3ec8
MS
1296 ret = component_add(dev, &gsc_component_ops);
1297 if (ret)
1298 goto err_pm_dis;
f2646380 1299
d873ab99 1300 dev_info(dev, "drm gsc registered successfully.\n");
f2646380
EK
1301
1302 return 0;
1303
8b7d3ec8
MS
1304err_pm_dis:
1305 pm_runtime_dont_use_autosuspend(dev);
f2646380 1306 pm_runtime_disable(dev);
f2646380
EK
1307 return ret;
1308}
1309
56550d94 1310static int gsc_remove(struct platform_device *pdev)
f2646380
EK
1311{
1312 struct device *dev = &pdev->dev;
f2646380 1313
8b7d3ec8 1314 pm_runtime_dont_use_autosuspend(dev);
f2646380
EK
1315 pm_runtime_disable(dev);
1316
f2646380
EK
1317 return 0;
1318}
1319
4158dbe1 1320static int __maybe_unused gsc_runtime_suspend(struct device *dev)
f2646380
EK
1321{
1322 struct gsc_context *ctx = get_gsc_context(dev);
8b7d3ec8 1323 int i;
f2646380 1324
6be90056 1325 DRM_DEV_DEBUG_KMS(dev, "id[%d]\n", ctx->id);
f2646380 1326
8b7d3ec8
MS
1327 for (i = ctx->num_clocks - 1; i >= 0; i--)
1328 clk_disable_unprepare(ctx->clocks[i]);
1329
1330 return 0;
f2646380
EK
1331}
1332
4158dbe1 1333static int __maybe_unused gsc_runtime_resume(struct device *dev)
f2646380
EK
1334{
1335 struct gsc_context *ctx = get_gsc_context(dev);
8b7d3ec8 1336 int i, ret;
f2646380 1337
6be90056 1338 DRM_DEV_DEBUG_KMS(dev, "id[%d]\n", ctx->id);
f2646380 1339
8b7d3ec8
MS
1340 for (i = 0; i < ctx->num_clocks; i++) {
1341 ret = clk_prepare_enable(ctx->clocks[i]);
1342 if (ret) {
1343 while (--i > 0)
1344 clk_disable_unprepare(ctx->clocks[i]);
1345 return ret;
1346 }
1347 }
1348 return 0;
f2646380 1349}
f2646380
EK
1350
1351static const struct dev_pm_ops gsc_pm_ops = {
83bd7b20
MS
1352 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1353 pm_runtime_force_resume)
f2646380
EK
1354 SET_RUNTIME_PM_OPS(gsc_runtime_suspend, gsc_runtime_resume, NULL)
1355};
1356
8b7d3ec8
MS
1357static const struct drm_exynos_ipp_limit gsc_5250_limits[] = {
1358 { IPP_SIZE_LIMIT(BUFFER, .h = { 32, 4800, 8 }, .v = { 16, 3344, 8 }) },
1359 { IPP_SIZE_LIMIT(AREA, .h = { 16, 4800, 2 }, .v = { 8, 3344, 2 }) },
1360 { IPP_SIZE_LIMIT(ROTATED, .h = { 32, 2048 }, .v = { 16, 2048 }) },
1361 { IPP_SCALE_LIMIT(.h = { (1 << 16) / 16, (1 << 16) * 8 },
1362 .v = { (1 << 16) / 16, (1 << 16) * 8 }) },
1363};
1364
1365static const struct drm_exynos_ipp_limit gsc_5420_limits[] = {
1366 { IPP_SIZE_LIMIT(BUFFER, .h = { 32, 4800, 8 }, .v = { 16, 3344, 8 }) },
1367 { IPP_SIZE_LIMIT(AREA, .h = { 16, 4800, 2 }, .v = { 8, 3344, 2 }) },
1368 { IPP_SIZE_LIMIT(ROTATED, .h = { 16, 2016 }, .v = { 8, 2016 }) },
1369 { IPP_SCALE_LIMIT(.h = { (1 << 16) / 16, (1 << 16) * 8 },
1370 .v = { (1 << 16) / 16, (1 << 16) * 8 }) },
1371};
1372
1373static const struct drm_exynos_ipp_limit gsc_5433_limits[] = {
28b67632 1374 { IPP_SIZE_LIMIT(BUFFER, .h = { 32, 8191, 16 }, .v = { 16, 8191, 2 }) },
8b7d3ec8
MS
1375 { IPP_SIZE_LIMIT(AREA, .h = { 16, 4800, 1 }, .v = { 8, 3344, 1 }) },
1376 { IPP_SIZE_LIMIT(ROTATED, .h = { 32, 2047 }, .v = { 8, 8191 }) },
1377 { IPP_SCALE_LIMIT(.h = { (1 << 16) / 16, (1 << 16) * 8 },
1378 .v = { (1 << 16) / 16, (1 << 16) * 8 }) },
1379};
1380
1381static struct gsc_driverdata gsc_exynos5250_drvdata = {
1382 .clk_names = {"gscl"},
1383 .num_clocks = 1,
1384 .limits = gsc_5250_limits,
1385 .num_limits = ARRAY_SIZE(gsc_5250_limits),
1386};
1387
1388static struct gsc_driverdata gsc_exynos5420_drvdata = {
1389 .clk_names = {"gscl"},
1390 .num_clocks = 1,
1391 .limits = gsc_5420_limits,
1392 .num_limits = ARRAY_SIZE(gsc_5420_limits),
1393};
1394
1395static struct gsc_driverdata gsc_exynos5433_drvdata = {
1396 .clk_names = {"pclk", "aclk", "aclk_xiu", "aclk_gsclbend"},
1397 .num_clocks = 4,
1398 .limits = gsc_5433_limits,
1399 .num_limits = ARRAY_SIZE(gsc_5433_limits),
1400};
1401
aeefb368 1402static const struct of_device_id exynos_drm_gsc_of_match[] = {
8b7d3ec8
MS
1403 {
1404 .compatible = "samsung,exynos5-gsc",
1405 .data = &gsc_exynos5250_drvdata,
1406 }, {
1407 .compatible = "samsung,exynos5250-gsc",
1408 .data = &gsc_exynos5250_drvdata,
1409 }, {
1410 .compatible = "samsung,exynos5420-gsc",
1411 .data = &gsc_exynos5420_drvdata,
1412 }, {
1413 .compatible = "samsung,exynos5433-gsc",
1414 .data = &gsc_exynos5433_drvdata,
1415 }, {
1416 },
aeefb368
SWK
1417};
1418MODULE_DEVICE_TABLE(of, exynos_drm_gsc_of_match);
1419
f2646380
EK
1420struct platform_driver gsc_driver = {
1421 .probe = gsc_probe,
56550d94 1422 .remove = gsc_remove,
f2646380
EK
1423 .driver = {
1424 .name = "exynos-drm-gsc",
1425 .owner = THIS_MODULE,
1426 .pm = &gsc_pm_ops,
aeefb368 1427 .of_match_table = of_match_ptr(exynos_drm_gsc_of_match),
f2646380
EK
1428 },
1429};