]> git.ipfire.org Git - thirdparty/linux.git/blame - drivers/net/dsa/sja1105/sja1105_main.c
Merge tag 'hyperv-fixes-signed' of git://git.kernel.org/pub/scm/linux/kernel/git...
[thirdparty/linux.git] / drivers / net / dsa / sja1105 / sja1105_main.c
CommitLineData
8aa9ebcc
VO
1// SPDX-License-Identifier: GPL-2.0
2/* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH
3 * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com>
4 */
5
6#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7
8#include <linux/delay.h>
9#include <linux/module.h>
10#include <linux/printk.h>
11#include <linux/spi/spi.h>
12#include <linux/errno.h>
13#include <linux/gpio/consumer.h>
ad9f299a 14#include <linux/phylink.h>
8aa9ebcc
VO
15#include <linux/of.h>
16#include <linux/of_net.h>
17#include <linux/of_mdio.h>
18#include <linux/of_device.h>
19#include <linux/netdev_features.h>
20#include <linux/netdevice.h>
21#include <linux/if_bridge.h>
22#include <linux/if_ether.h>
227d07a0 23#include <linux/dsa/8021q.h>
8aa9ebcc
VO
24#include "sja1105.h"
25
26static void sja1105_hw_reset(struct gpio_desc *gpio, unsigned int pulse_len,
27 unsigned int startup_delay)
28{
29 gpiod_set_value_cansleep(gpio, 1);
30 /* Wait for minimum reset pulse length */
31 msleep(pulse_len);
32 gpiod_set_value_cansleep(gpio, 0);
33 /* Wait until chip is ready after reset */
34 msleep(startup_delay);
35}
36
37static void
38sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry *l2_fwd,
39 int from, int to, bool allow)
40{
41 if (allow) {
42 l2_fwd[from].bc_domain |= BIT(to);
43 l2_fwd[from].reach_port |= BIT(to);
44 l2_fwd[from].fl_domain |= BIT(to);
45 } else {
46 l2_fwd[from].bc_domain &= ~BIT(to);
47 l2_fwd[from].reach_port &= ~BIT(to);
48 l2_fwd[from].fl_domain &= ~BIT(to);
49 }
50}
51
52/* Structure used to temporarily transport device tree
53 * settings into sja1105_setup
54 */
55struct sja1105_dt_port {
56 phy_interface_t phy_mode;
57 sja1105_mii_role_t role;
58};
59
60static int sja1105_init_mac_settings(struct sja1105_private *priv)
61{
62 struct sja1105_mac_config_entry default_mac = {
63 /* Enable all 8 priority queues on egress.
64 * Every queue i holds top[i] - base[i] frames.
65 * Sum of top[i] - base[i] is 511 (max hardware limit).
66 */
67 .top = {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF},
68 .base = {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0},
69 .enabled = {true, true, true, true, true, true, true, true},
70 /* Keep standard IFG of 12 bytes on egress. */
71 .ifg = 0,
72 /* Always put the MAC speed in automatic mode, where it can be
1fd4a173 73 * adjusted at runtime by PHYLINK.
8aa9ebcc
VO
74 */
75 .speed = SJA1105_SPEED_AUTO,
76 /* No static correction for 1-step 1588 events */
77 .tp_delin = 0,
78 .tp_delout = 0,
79 /* Disable aging for critical TTEthernet traffic */
80 .maxage = 0xFF,
81 /* Internal VLAN (pvid) to apply to untagged ingress */
82 .vlanprio = 0,
e3502b82 83 .vlanid = 1,
8aa9ebcc
VO
84 .ing_mirr = false,
85 .egr_mirr = false,
86 /* Don't drop traffic with other EtherType than ETH_P_IP */
87 .drpnona664 = false,
88 /* Don't drop double-tagged traffic */
89 .drpdtag = false,
90 /* Don't drop untagged traffic */
91 .drpuntag = false,
92 /* Don't retag 802.1p (VID 0) traffic with the pvid */
93 .retag = false,
640f763f
VO
94 /* Disable learning and I/O on user ports by default -
95 * STP will enable it.
96 */
97 .dyn_learn = false,
8aa9ebcc
VO
98 .egress = false,
99 .ingress = false,
100 };
101 struct sja1105_mac_config_entry *mac;
102 struct sja1105_table *table;
103 int i;
104
105 table = &priv->static_config.tables[BLK_IDX_MAC_CONFIG];
106
107 /* Discard previous MAC Configuration Table */
108 if (table->entry_count) {
109 kfree(table->entries);
110 table->entry_count = 0;
111 }
112
113 table->entries = kcalloc(SJA1105_NUM_PORTS,
114 table->ops->unpacked_entry_size, GFP_KERNEL);
115 if (!table->entries)
116 return -ENOMEM;
117
8aa9ebcc
VO
118 table->entry_count = SJA1105_NUM_PORTS;
119
120 mac = table->entries;
121
640f763f 122 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
8aa9ebcc 123 mac[i] = default_mac;
640f763f
VO
124 if (i == dsa_upstream_port(priv->ds, i)) {
125 /* STP doesn't get called for CPU port, so we need to
126 * set the I/O parameters statically.
127 */
128 mac[i].dyn_learn = true;
129 mac[i].ingress = true;
130 mac[i].egress = true;
131 }
132 }
8aa9ebcc
VO
133
134 return 0;
135}
136
137static int sja1105_init_mii_settings(struct sja1105_private *priv,
138 struct sja1105_dt_port *ports)
139{
140 struct device *dev = &priv->spidev->dev;
141 struct sja1105_xmii_params_entry *mii;
142 struct sja1105_table *table;
143 int i;
144
145 table = &priv->static_config.tables[BLK_IDX_XMII_PARAMS];
146
147 /* Discard previous xMII Mode Parameters Table */
148 if (table->entry_count) {
149 kfree(table->entries);
150 table->entry_count = 0;
151 }
152
153 table->entries = kcalloc(SJA1105_MAX_XMII_PARAMS_COUNT,
154 table->ops->unpacked_entry_size, GFP_KERNEL);
155 if (!table->entries)
156 return -ENOMEM;
157
1fd4a173 158 /* Override table based on PHYLINK DT bindings */
8aa9ebcc
VO
159 table->entry_count = SJA1105_MAX_XMII_PARAMS_COUNT;
160
161 mii = table->entries;
162
163 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
164 switch (ports[i].phy_mode) {
165 case PHY_INTERFACE_MODE_MII:
166 mii->xmii_mode[i] = XMII_MODE_MII;
167 break;
168 case PHY_INTERFACE_MODE_RMII:
169 mii->xmii_mode[i] = XMII_MODE_RMII;
170 break;
171 case PHY_INTERFACE_MODE_RGMII:
172 case PHY_INTERFACE_MODE_RGMII_ID:
173 case PHY_INTERFACE_MODE_RGMII_RXID:
174 case PHY_INTERFACE_MODE_RGMII_TXID:
175 mii->xmii_mode[i] = XMII_MODE_RGMII;
176 break;
177 default:
178 dev_err(dev, "Unsupported PHY mode %s!\n",
179 phy_modes(ports[i].phy_mode));
180 }
181
182 mii->phy_mac[i] = ports[i].role;
183 }
184 return 0;
185}
186
187static int sja1105_init_static_fdb(struct sja1105_private *priv)
188{
189 struct sja1105_table *table;
190
191 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
192
291d1e72
VO
193 /* We only populate the FDB table through dynamic
194 * L2 Address Lookup entries
195 */
8aa9ebcc
VO
196 if (table->entry_count) {
197 kfree(table->entries);
198 table->entry_count = 0;
199 }
200 return 0;
201}
202
203static int sja1105_init_l2_lookup_params(struct sja1105_private *priv)
204{
205 struct sja1105_table *table;
6c56e167 206 u64 max_fdb_entries = SJA1105_MAX_L2_LOOKUP_COUNT / SJA1105_NUM_PORTS;
8aa9ebcc 207 struct sja1105_l2_lookup_params_entry default_l2_lookup_params = {
8456721d
VO
208 /* Learned FDB entries are forgotten after 300 seconds */
209 .maxage = SJA1105_AGEING_TIME_MS(300000),
8aa9ebcc
VO
210 /* All entries within a FDB bin are available for learning */
211 .dyn_tbsz = SJA1105ET_FDB_BIN_SIZE,
1da73821
VO
212 /* And the P/Q/R/S equivalent setting: */
213 .start_dynspc = 0,
6c56e167
VO
214 .maxaddrp = {max_fdb_entries, max_fdb_entries, max_fdb_entries,
215 max_fdb_entries, max_fdb_entries, },
8aa9ebcc
VO
216 /* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */
217 .poly = 0x97,
218 /* This selects between Independent VLAN Learning (IVL) and
219 * Shared VLAN Learning (SVL)
220 */
6d7c7d94 221 .shared_learn = true,
8aa9ebcc
VO
222 /* Don't discard management traffic based on ENFPORT -
223 * we don't perform SMAC port enforcement anyway, so
224 * what we are setting here doesn't matter.
225 */
226 .no_enf_hostprt = false,
227 /* Don't learn SMAC for mac_fltres1 and mac_fltres0.
228 * Maybe correlate with no_linklocal_learn from bridge driver?
229 */
230 .no_mgmt_learn = true,
1da73821
VO
231 /* P/Q/R/S only */
232 .use_static = true,
233 /* Dynamically learned FDB entries can overwrite other (older)
234 * dynamic FDB entries
235 */
236 .owr_dyn = true,
237 .drpnolearn = true,
8aa9ebcc
VO
238 };
239
240 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
241
242 if (table->entry_count) {
243 kfree(table->entries);
244 table->entry_count = 0;
245 }
246
247 table->entries = kcalloc(SJA1105_MAX_L2_LOOKUP_PARAMS_COUNT,
248 table->ops->unpacked_entry_size, GFP_KERNEL);
249 if (!table->entries)
250 return -ENOMEM;
251
252 table->entry_count = SJA1105_MAX_L2_LOOKUP_PARAMS_COUNT;
253
254 /* This table only has a single entry */
255 ((struct sja1105_l2_lookup_params_entry *)table->entries)[0] =
256 default_l2_lookup_params;
257
258 return 0;
259}
260
261static int sja1105_init_static_vlan(struct sja1105_private *priv)
262{
263 struct sja1105_table *table;
264 struct sja1105_vlan_lookup_entry pvid = {
265 .ving_mirr = 0,
266 .vegr_mirr = 0,
267 .vmemb_port = 0,
268 .vlan_bc = 0,
269 .tag_port = 0,
e3502b82 270 .vlanid = 1,
8aa9ebcc
VO
271 };
272 int i;
273
274 table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
275
e3502b82 276 /* The static VLAN table will only contain the initial pvid of 1.
6666cebc
VO
277 * All other VLANs are to be configured through dynamic entries,
278 * and kept in the static configuration table as backing memory.
8aa9ebcc
VO
279 */
280 if (table->entry_count) {
281 kfree(table->entries);
282 table->entry_count = 0;
283 }
284
285 table->entries = kcalloc(1, table->ops->unpacked_entry_size,
286 GFP_KERNEL);
287 if (!table->entries)
288 return -ENOMEM;
289
290 table->entry_count = 1;
291
e3502b82 292 /* VLAN 1: all DT-defined ports are members; no restrictions on
8aa9ebcc
VO
293 * forwarding; always transmit priority-tagged frames as untagged.
294 */
295 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
296 pvid.vmemb_port |= BIT(i);
297 pvid.vlan_bc |= BIT(i);
298 pvid.tag_port &= ~BIT(i);
299 }
300
301 ((struct sja1105_vlan_lookup_entry *)table->entries)[0] = pvid;
302 return 0;
303}
304
305static int sja1105_init_l2_forwarding(struct sja1105_private *priv)
306{
307 struct sja1105_l2_forwarding_entry *l2fwd;
308 struct sja1105_table *table;
309 int i, j;
310
311 table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING];
312
313 if (table->entry_count) {
314 kfree(table->entries);
315 table->entry_count = 0;
316 }
317
318 table->entries = kcalloc(SJA1105_MAX_L2_FORWARDING_COUNT,
319 table->ops->unpacked_entry_size, GFP_KERNEL);
320 if (!table->entries)
321 return -ENOMEM;
322
323 table->entry_count = SJA1105_MAX_L2_FORWARDING_COUNT;
324
325 l2fwd = table->entries;
326
327 /* First 5 entries define the forwarding rules */
328 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
329 unsigned int upstream = dsa_upstream_port(priv->ds, i);
330
331 for (j = 0; j < SJA1105_NUM_TC; j++)
332 l2fwd[i].vlan_pmap[j] = j;
333
334 if (i == upstream)
335 continue;
336
337 sja1105_port_allow_traffic(l2fwd, i, upstream, true);
338 sja1105_port_allow_traffic(l2fwd, upstream, i, true);
339 }
340 /* Next 8 entries define VLAN PCP mapping from ingress to egress.
341 * Create a one-to-one mapping.
342 */
343 for (i = 0; i < SJA1105_NUM_TC; i++)
344 for (j = 0; j < SJA1105_NUM_PORTS; j++)
345 l2fwd[SJA1105_NUM_PORTS + i].vlan_pmap[j] = i;
346
347 return 0;
348}
349
350static int sja1105_init_l2_forwarding_params(struct sja1105_private *priv)
351{
352 struct sja1105_l2_forwarding_params_entry default_l2fwd_params = {
353 /* Disallow dynamic reconfiguration of vlan_pmap */
354 .max_dynp = 0,
355 /* Use a single memory partition for all ingress queues */
356 .part_spc = { SJA1105_MAX_FRAME_MEMORY, 0, 0, 0, 0, 0, 0, 0 },
357 };
358 struct sja1105_table *table;
359
360 table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
361
362 if (table->entry_count) {
363 kfree(table->entries);
364 table->entry_count = 0;
365 }
366
367 table->entries = kcalloc(SJA1105_MAX_L2_FORWARDING_PARAMS_COUNT,
368 table->ops->unpacked_entry_size, GFP_KERNEL);
369 if (!table->entries)
370 return -ENOMEM;
371
372 table->entry_count = SJA1105_MAX_L2_FORWARDING_PARAMS_COUNT;
373
374 /* This table only has a single entry */
375 ((struct sja1105_l2_forwarding_params_entry *)table->entries)[0] =
376 default_l2fwd_params;
377
378 return 0;
379}
380
381static int sja1105_init_general_params(struct sja1105_private *priv)
382{
383 struct sja1105_general_params_entry default_general_params = {
384 /* Disallow dynamic changing of the mirror port */
385 .mirr_ptacu = 0,
386 .switchid = priv->ds->index,
387 /* Priority queue for link-local frames trapped to CPU */
08fde09a 388 .hostprio = 7,
8aa9ebcc
VO
389 .mac_fltres1 = SJA1105_LINKLOCAL_FILTER_A,
390 .mac_flt1 = SJA1105_LINKLOCAL_FILTER_A_MASK,
42824463 391 .incl_srcpt1 = false,
8aa9ebcc
VO
392 .send_meta1 = false,
393 .mac_fltres0 = SJA1105_LINKLOCAL_FILTER_B,
394 .mac_flt0 = SJA1105_LINKLOCAL_FILTER_B_MASK,
42824463 395 .incl_srcpt0 = false,
8aa9ebcc
VO
396 .send_meta0 = false,
397 /* The destination for traffic matching mac_fltres1 and
398 * mac_fltres0 on all ports except host_port. Such traffic
399 * receieved on host_port itself would be dropped, except
400 * by installing a temporary 'management route'
401 */
402 .host_port = dsa_upstream_port(priv->ds, 0),
403 /* Same as host port */
404 .mirr_port = dsa_upstream_port(priv->ds, 0),
405 /* Link-local traffic received on casc_port will be forwarded
406 * to host_port without embedding the source port and device ID
407 * info in the destination MAC address (presumably because it
408 * is a cascaded port and a downstream SJA switch already did
409 * that). Default to an invalid port (to disable the feature)
410 * and overwrite this if we find any DSA (cascaded) ports.
411 */
412 .casc_port = SJA1105_NUM_PORTS,
413 /* No TTEthernet */
414 .vllupformat = 0,
415 .vlmarker = 0,
416 .vlmask = 0,
417 /* Only update correctionField for 1-step PTP (L2 transport) */
418 .ignore2stf = 0,
6666cebc
VO
419 /* Forcefully disable VLAN filtering by telling
420 * the switch that VLAN has a different EtherType.
421 */
422 .tpid = ETH_P_SJA1105,
423 .tpid2 = ETH_P_SJA1105,
8aa9ebcc
VO
424 };
425 struct sja1105_table *table;
227d07a0 426 int i, k = 0;
8aa9ebcc 427
227d07a0 428 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
8aa9ebcc
VO
429 if (dsa_is_dsa_port(priv->ds, i))
430 default_general_params.casc_port = i;
227d07a0
VO
431 else if (dsa_is_user_port(priv->ds, i))
432 priv->ports[i].mgmt_slot = k++;
433 }
8aa9ebcc
VO
434
435 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
436
437 if (table->entry_count) {
438 kfree(table->entries);
439 table->entry_count = 0;
440 }
441
442 table->entries = kcalloc(SJA1105_MAX_GENERAL_PARAMS_COUNT,
443 table->ops->unpacked_entry_size, GFP_KERNEL);
444 if (!table->entries)
445 return -ENOMEM;
446
447 table->entry_count = SJA1105_MAX_GENERAL_PARAMS_COUNT;
448
449 /* This table only has a single entry */
450 ((struct sja1105_general_params_entry *)table->entries)[0] =
451 default_general_params;
452
453 return 0;
454}
455
456#define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000)
457
458static inline void
459sja1105_setup_policer(struct sja1105_l2_policing_entry *policing,
460 int index)
461{
462 policing[index].sharindx = index;
463 policing[index].smax = 65535; /* Burst size in bytes */
464 policing[index].rate = SJA1105_RATE_MBPS(1000);
465 policing[index].maxlen = ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN;
466 policing[index].partition = 0;
467}
468
469static int sja1105_init_l2_policing(struct sja1105_private *priv)
470{
471 struct sja1105_l2_policing_entry *policing;
472 struct sja1105_table *table;
473 int i, j, k;
474
475 table = &priv->static_config.tables[BLK_IDX_L2_POLICING];
476
477 /* Discard previous L2 Policing Table */
478 if (table->entry_count) {
479 kfree(table->entries);
480 table->entry_count = 0;
481 }
482
483 table->entries = kcalloc(SJA1105_MAX_L2_POLICING_COUNT,
484 table->ops->unpacked_entry_size, GFP_KERNEL);
485 if (!table->entries)
486 return -ENOMEM;
487
488 table->entry_count = SJA1105_MAX_L2_POLICING_COUNT;
489
490 policing = table->entries;
491
492 /* k sweeps through all unicast policers (0-39).
493 * bcast sweeps through policers 40-44.
494 */
495 for (i = 0, k = 0; i < SJA1105_NUM_PORTS; i++) {
496 int bcast = (SJA1105_NUM_PORTS * SJA1105_NUM_TC) + i;
497
498 for (j = 0; j < SJA1105_NUM_TC; j++, k++)
499 sja1105_setup_policer(policing, k);
500
501 /* Set up this port's policer for broadcast traffic */
502 sja1105_setup_policer(policing, bcast);
503 }
504 return 0;
505}
506
24c01949
VO
507static int sja1105_init_avb_params(struct sja1105_private *priv,
508 bool on)
509{
510 struct sja1105_avb_params_entry *avb;
511 struct sja1105_table *table;
512
513 table = &priv->static_config.tables[BLK_IDX_AVB_PARAMS];
514
515 /* Discard previous AVB Parameters Table */
516 if (table->entry_count) {
517 kfree(table->entries);
518 table->entry_count = 0;
519 }
520
521 /* Configure the reception of meta frames only if requested */
522 if (!on)
523 return 0;
524
525 table->entries = kcalloc(SJA1105_MAX_AVB_PARAMS_COUNT,
526 table->ops->unpacked_entry_size, GFP_KERNEL);
527 if (!table->entries)
528 return -ENOMEM;
529
530 table->entry_count = SJA1105_MAX_AVB_PARAMS_COUNT;
531
532 avb = table->entries;
533
534 avb->destmeta = SJA1105_META_DMAC;
535 avb->srcmeta = SJA1105_META_SMAC;
536
537 return 0;
538}
539
8aa9ebcc
VO
540static int sja1105_static_config_load(struct sja1105_private *priv,
541 struct sja1105_dt_port *ports)
542{
543 int rc;
544
545 sja1105_static_config_free(&priv->static_config);
546 rc = sja1105_static_config_init(&priv->static_config,
547 priv->info->static_ops,
548 priv->info->device_id);
549 if (rc)
550 return rc;
551
552 /* Build static configuration */
553 rc = sja1105_init_mac_settings(priv);
554 if (rc < 0)
555 return rc;
556 rc = sja1105_init_mii_settings(priv, ports);
557 if (rc < 0)
558 return rc;
559 rc = sja1105_init_static_fdb(priv);
560 if (rc < 0)
561 return rc;
562 rc = sja1105_init_static_vlan(priv);
563 if (rc < 0)
564 return rc;
565 rc = sja1105_init_l2_lookup_params(priv);
566 if (rc < 0)
567 return rc;
568 rc = sja1105_init_l2_forwarding(priv);
569 if (rc < 0)
570 return rc;
571 rc = sja1105_init_l2_forwarding_params(priv);
572 if (rc < 0)
573 return rc;
574 rc = sja1105_init_l2_policing(priv);
575 if (rc < 0)
576 return rc;
577 rc = sja1105_init_general_params(priv);
24c01949
VO
578 if (rc < 0)
579 return rc;
580 rc = sja1105_init_avb_params(priv, false);
8aa9ebcc
VO
581 if (rc < 0)
582 return rc;
583
584 /* Send initial configuration to hardware via SPI */
585 return sja1105_static_config_upload(priv);
586}
587
f5b8631c
VO
588static int sja1105_parse_rgmii_delays(struct sja1105_private *priv,
589 const struct sja1105_dt_port *ports)
590{
591 int i;
592
593 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
594 if (ports->role == XMII_MAC)
595 continue;
596
597 if (ports->phy_mode == PHY_INTERFACE_MODE_RGMII_RXID ||
598 ports->phy_mode == PHY_INTERFACE_MODE_RGMII_ID)
599 priv->rgmii_rx_delay[i] = true;
600
601 if (ports->phy_mode == PHY_INTERFACE_MODE_RGMII_TXID ||
602 ports->phy_mode == PHY_INTERFACE_MODE_RGMII_ID)
603 priv->rgmii_tx_delay[i] = true;
604
605 if ((priv->rgmii_rx_delay[i] || priv->rgmii_tx_delay[i]) &&
606 !priv->info->setup_rgmii_delay)
607 return -EINVAL;
608 }
609 return 0;
610}
611
8aa9ebcc
VO
612static int sja1105_parse_ports_node(struct sja1105_private *priv,
613 struct sja1105_dt_port *ports,
614 struct device_node *ports_node)
615{
616 struct device *dev = &priv->spidev->dev;
617 struct device_node *child;
618
619 for_each_child_of_node(ports_node, child) {
620 struct device_node *phy_node;
621 int phy_mode;
622 u32 index;
623
624 /* Get switch port number from DT */
625 if (of_property_read_u32(child, "reg", &index) < 0) {
626 dev_err(dev, "Port number not defined in device tree "
627 "(property \"reg\")\n");
7ba771e3 628 of_node_put(child);
8aa9ebcc
VO
629 return -ENODEV;
630 }
631
632 /* Get PHY mode from DT */
633 phy_mode = of_get_phy_mode(child);
634 if (phy_mode < 0) {
635 dev_err(dev, "Failed to read phy-mode or "
636 "phy-interface-type property for port %d\n",
637 index);
7ba771e3 638 of_node_put(child);
8aa9ebcc
VO
639 return -ENODEV;
640 }
641 ports[index].phy_mode = phy_mode;
642
643 phy_node = of_parse_phandle(child, "phy-handle", 0);
644 if (!phy_node) {
645 if (!of_phy_is_fixed_link(child)) {
646 dev_err(dev, "phy-handle or fixed-link "
647 "properties missing!\n");
7ba771e3 648 of_node_put(child);
8aa9ebcc
VO
649 return -ENODEV;
650 }
651 /* phy-handle is missing, but fixed-link isn't.
652 * So it's a fixed link. Default to PHY role.
653 */
654 ports[index].role = XMII_PHY;
655 } else {
656 /* phy-handle present => put port in MAC role */
657 ports[index].role = XMII_MAC;
658 of_node_put(phy_node);
659 }
660
661 /* The MAC/PHY role can be overridden with explicit bindings */
662 if (of_property_read_bool(child, "sja1105,role-mac"))
663 ports[index].role = XMII_MAC;
664 else if (of_property_read_bool(child, "sja1105,role-phy"))
665 ports[index].role = XMII_PHY;
666 }
667
668 return 0;
669}
670
671static int sja1105_parse_dt(struct sja1105_private *priv,
672 struct sja1105_dt_port *ports)
673{
674 struct device *dev = &priv->spidev->dev;
675 struct device_node *switch_node = dev->of_node;
676 struct device_node *ports_node;
677 int rc;
678
679 ports_node = of_get_child_by_name(switch_node, "ports");
680 if (!ports_node) {
681 dev_err(dev, "Incorrect bindings: absent \"ports\" node\n");
682 return -ENODEV;
683 }
684
685 rc = sja1105_parse_ports_node(priv, ports, ports_node);
686 of_node_put(ports_node);
687
688 return rc;
689}
690
c44d0535 691/* Convert link speed from SJA1105 to ethtool encoding */
8aa9ebcc 692static int sja1105_speed[] = {
c44d0535
VO
693 [SJA1105_SPEED_AUTO] = SPEED_UNKNOWN,
694 [SJA1105_SPEED_10MBPS] = SPEED_10,
695 [SJA1105_SPEED_100MBPS] = SPEED_100,
696 [SJA1105_SPEED_1000MBPS] = SPEED_1000,
8aa9ebcc
VO
697};
698
8400cff6 699/* Set link speed in the MAC configuration for a specific port. */
8aa9ebcc 700static int sja1105_adjust_port_config(struct sja1105_private *priv, int port,
8400cff6 701 int speed_mbps)
8aa9ebcc
VO
702{
703 struct sja1105_xmii_params_entry *mii;
704 struct sja1105_mac_config_entry *mac;
705 struct device *dev = priv->ds->dev;
706 sja1105_phy_interface_t phy_mode;
707 sja1105_speed_t speed;
708 int rc;
709
8400cff6
VO
710 /* On P/Q/R/S, one can read from the device via the MAC reconfiguration
711 * tables. On E/T, MAC reconfig tables are not readable, only writable.
712 * We have to *know* what the MAC looks like. For the sake of keeping
713 * the code common, we'll use the static configuration tables as a
714 * reasonable approximation for both E/T and P/Q/R/S.
715 */
8aa9ebcc 716 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
8400cff6 717 mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries;
8aa9ebcc 718
f4cfcfbd 719 switch (speed_mbps) {
c44d0535 720 case SPEED_UNKNOWN:
a979a0ab
VO
721 /* PHYLINK called sja1105_mac_config() to inform us about
722 * the state->interface, but AN has not completed and the
723 * speed is not yet valid. UM10944.pdf says that setting
724 * SJA1105_SPEED_AUTO at runtime disables the port, so that is
725 * ok for power consumption in case AN will never complete -
726 * otherwise PHYLINK should come back with a new update.
727 */
f4cfcfbd
VO
728 speed = SJA1105_SPEED_AUTO;
729 break;
c44d0535 730 case SPEED_10:
f4cfcfbd
VO
731 speed = SJA1105_SPEED_10MBPS;
732 break;
c44d0535 733 case SPEED_100:
f4cfcfbd
VO
734 speed = SJA1105_SPEED_100MBPS;
735 break;
c44d0535 736 case SPEED_1000:
f4cfcfbd
VO
737 speed = SJA1105_SPEED_1000MBPS;
738 break;
739 default:
8aa9ebcc
VO
740 dev_err(dev, "Invalid speed %iMbps\n", speed_mbps);
741 return -EINVAL;
742 }
743
8400cff6
VO
744 /* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration
745 * table, since this will be used for the clocking setup, and we no
746 * longer need to store it in the static config (already told hardware
747 * we want auto during upload phase).
8aa9ebcc 748 */
f4cfcfbd 749 mac[port].speed = speed;
8aa9ebcc 750
8aa9ebcc 751 /* Write to the dynamic reconfiguration tables */
8400cff6
VO
752 rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
753 &mac[port], true);
8aa9ebcc
VO
754 if (rc < 0) {
755 dev_err(dev, "Failed to write MAC config: %d\n", rc);
756 return rc;
757 }
758
759 /* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at
760 * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and
761 * RMII no change of the clock setup is required. Actually, changing
762 * the clock setup does interrupt the clock signal for a certain time
763 * which causes trouble for all PHYs relying on this signal.
764 */
8aa9ebcc
VO
765 phy_mode = mii->xmii_mode[port];
766 if (phy_mode != XMII_MODE_RGMII)
767 return 0;
768
769 return sja1105_clocking_setup_port(priv, port);
770}
771
39710229
VO
772/* The SJA1105 MAC programming model is through the static config (the xMII
773 * Mode table cannot be dynamically reconfigured), and we have to program
774 * that early (earlier than PHYLINK calls us, anyway).
775 * So just error out in case the connected PHY attempts to change the initial
776 * system interface MII protocol from what is defined in the DT, at least for
777 * now.
778 */
779static bool sja1105_phy_mode_mismatch(struct sja1105_private *priv, int port,
780 phy_interface_t interface)
781{
782 struct sja1105_xmii_params_entry *mii;
783 sja1105_phy_interface_t phy_mode;
784
785 mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries;
786 phy_mode = mii->xmii_mode[port];
787
788 switch (interface) {
789 case PHY_INTERFACE_MODE_MII:
790 return (phy_mode != XMII_MODE_MII);
791 case PHY_INTERFACE_MODE_RMII:
792 return (phy_mode != XMII_MODE_RMII);
793 case PHY_INTERFACE_MODE_RGMII:
794 case PHY_INTERFACE_MODE_RGMII_ID:
795 case PHY_INTERFACE_MODE_RGMII_RXID:
796 case PHY_INTERFACE_MODE_RGMII_TXID:
797 return (phy_mode != XMII_MODE_RGMII);
798 default:
799 return true;
800 }
801}
802
af7cd036
VO
803static void sja1105_mac_config(struct dsa_switch *ds, int port,
804 unsigned int link_an_mode,
805 const struct phylink_link_state *state)
8aa9ebcc
VO
806{
807 struct sja1105_private *priv = ds->priv;
808
39710229
VO
809 if (sja1105_phy_mode_mismatch(priv, port, state->interface))
810 return;
811
9f971573
VO
812 if (link_an_mode == MLO_AN_INBAND) {
813 dev_err(ds->dev, "In-band AN not supported!\n");
814 return;
815 }
816
8400cff6
VO
817 sja1105_adjust_port_config(priv, port, state->speed);
818}
819
820static void sja1105_mac_link_down(struct dsa_switch *ds, int port,
821 unsigned int mode,
822 phy_interface_t interface)
823{
824 sja1105_inhibit_tx(ds->priv, BIT(port), true);
825}
826
827static void sja1105_mac_link_up(struct dsa_switch *ds, int port,
828 unsigned int mode,
829 phy_interface_t interface,
830 struct phy_device *phydev)
831{
832 sja1105_inhibit_tx(ds->priv, BIT(port), false);
8aa9ebcc
VO
833}
834
ad9f299a
VO
835static void sja1105_phylink_validate(struct dsa_switch *ds, int port,
836 unsigned long *supported,
837 struct phylink_link_state *state)
838{
839 /* Construct a new mask which exhaustively contains all link features
840 * supported by the MAC, and then apply that (logical AND) to what will
841 * be sent to the PHY for "marketing".
842 */
843 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
844 struct sja1105_private *priv = ds->priv;
845 struct sja1105_xmii_params_entry *mii;
846
847 mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries;
848
39710229
VO
849 /* include/linux/phylink.h says:
850 * When @state->interface is %PHY_INTERFACE_MODE_NA, phylink
851 * expects the MAC driver to return all supported link modes.
852 */
853 if (state->interface != PHY_INTERFACE_MODE_NA &&
854 sja1105_phy_mode_mismatch(priv, port, state->interface)) {
855 bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
856 return;
857 }
858
ad9f299a
VO
859 /* The MAC does not support pause frames, and also doesn't
860 * support half-duplex traffic modes.
861 */
862 phylink_set(mask, Autoneg);
863 phylink_set(mask, MII);
864 phylink_set(mask, 10baseT_Full);
865 phylink_set(mask, 100baseT_Full);
866 if (mii->xmii_mode[port] == XMII_MODE_RGMII)
867 phylink_set(mask, 1000baseT_Full);
868
869 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
870 bitmap_and(state->advertising, state->advertising, mask,
871 __ETHTOOL_LINK_MODE_MASK_NBITS);
872}
873
60f6053f
VO
874static int
875sja1105_find_static_fdb_entry(struct sja1105_private *priv, int port,
876 const struct sja1105_l2_lookup_entry *requested)
877{
878 struct sja1105_l2_lookup_entry *l2_lookup;
879 struct sja1105_table *table;
880 int i;
881
882 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
883 l2_lookup = table->entries;
884
885 for (i = 0; i < table->entry_count; i++)
886 if (l2_lookup[i].macaddr == requested->macaddr &&
887 l2_lookup[i].vlanid == requested->vlanid &&
888 l2_lookup[i].destports & BIT(port))
889 return i;
890
891 return -1;
892}
893
894/* We want FDB entries added statically through the bridge command to persist
895 * across switch resets, which are a common thing during normal SJA1105
896 * operation. So we have to back them up in the static configuration tables
897 * and hence apply them on next static config upload... yay!
898 */
899static int
900sja1105_static_fdb_change(struct sja1105_private *priv, int port,
901 const struct sja1105_l2_lookup_entry *requested,
902 bool keep)
903{
904 struct sja1105_l2_lookup_entry *l2_lookup;
905 struct sja1105_table *table;
906 int rc, match;
907
908 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
909
910 match = sja1105_find_static_fdb_entry(priv, port, requested);
911 if (match < 0) {
912 /* Can't delete a missing entry. */
913 if (!keep)
914 return 0;
915
916 /* No match => new entry */
917 rc = sja1105_table_resize(table, table->entry_count + 1);
918 if (rc)
919 return rc;
920
921 match = table->entry_count - 1;
922 }
923
924 /* Assign pointer after the resize (it may be new memory) */
925 l2_lookup = table->entries;
926
927 /* We have a match.
928 * If the job was to add this FDB entry, it's already done (mostly
929 * anyway, since the port forwarding mask may have changed, case in
930 * which we update it).
931 * Otherwise we have to delete it.
932 */
933 if (keep) {
934 l2_lookup[match] = *requested;
935 return 0;
936 }
937
938 /* To remove, the strategy is to overwrite the element with
939 * the last one, and then reduce the array size by 1
940 */
941 l2_lookup[match] = l2_lookup[table->entry_count - 1];
942 return sja1105_table_resize(table, table->entry_count - 1);
943}
944
291d1e72
VO
945/* First-generation switches have a 4-way set associative TCAM that
946 * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of
947 * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin).
948 * For the placement of a newly learnt FDB entry, the switch selects the bin
949 * based on a hash function, and the way within that bin incrementally.
950 */
951static inline int sja1105et_fdb_index(int bin, int way)
952{
953 return bin * SJA1105ET_FDB_BIN_SIZE + way;
954}
955
9dfa6911
VO
956static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private *priv, int bin,
957 const u8 *addr, u16 vid,
958 struct sja1105_l2_lookup_entry *match,
959 int *last_unused)
291d1e72
VO
960{
961 int way;
962
963 for (way = 0; way < SJA1105ET_FDB_BIN_SIZE; way++) {
964 struct sja1105_l2_lookup_entry l2_lookup = {0};
965 int index = sja1105et_fdb_index(bin, way);
966
967 /* Skip unused entries, optionally marking them
968 * into the return value
969 */
970 if (sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
971 index, &l2_lookup)) {
972 if (last_unused)
973 *last_unused = way;
974 continue;
975 }
976
977 if (l2_lookup.macaddr == ether_addr_to_u64(addr) &&
978 l2_lookup.vlanid == vid) {
979 if (match)
980 *match = l2_lookup;
981 return way;
982 }
983 }
984 /* Return an invalid entry index if not found */
985 return -1;
986}
987
9dfa6911
VO
988int sja1105et_fdb_add(struct dsa_switch *ds, int port,
989 const unsigned char *addr, u16 vid)
291d1e72
VO
990{
991 struct sja1105_l2_lookup_entry l2_lookup = {0};
992 struct sja1105_private *priv = ds->priv;
993 struct device *dev = ds->dev;
994 int last_unused = -1;
60f6053f 995 int bin, way, rc;
291d1e72 996
9dfa6911 997 bin = sja1105et_fdb_hash(priv, addr, vid);
291d1e72 998
9dfa6911
VO
999 way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1000 &l2_lookup, &last_unused);
291d1e72
VO
1001 if (way >= 0) {
1002 /* We have an FDB entry. Is our port in the destination
1003 * mask? If yes, we need to do nothing. If not, we need
1004 * to rewrite the entry by adding this port to it.
1005 */
1006 if (l2_lookup.destports & BIT(port))
1007 return 0;
1008 l2_lookup.destports |= BIT(port);
1009 } else {
1010 int index = sja1105et_fdb_index(bin, way);
1011
1012 /* We don't have an FDB entry. We construct a new one and
1013 * try to find a place for it within the FDB table.
1014 */
1015 l2_lookup.macaddr = ether_addr_to_u64(addr);
1016 l2_lookup.destports = BIT(port);
1017 l2_lookup.vlanid = vid;
1018
1019 if (last_unused >= 0) {
1020 way = last_unused;
1021 } else {
1022 /* Bin is full, need to evict somebody.
1023 * Choose victim at random. If you get these messages
1024 * often, you may need to consider changing the
1025 * distribution function:
1026 * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly
1027 */
1028 get_random_bytes(&way, sizeof(u8));
1029 way %= SJA1105ET_FDB_BIN_SIZE;
1030 dev_warn(dev, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n",
1031 bin, addr, way);
1032 /* Evict entry */
1033 sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1034 index, NULL, false);
1035 }
1036 }
1037 l2_lookup.index = sja1105et_fdb_index(bin, way);
1038
60f6053f
VO
1039 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1040 l2_lookup.index, &l2_lookup,
1041 true);
1042 if (rc < 0)
1043 return rc;
1044
1045 return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
291d1e72
VO
1046}
1047
9dfa6911
VO
1048int sja1105et_fdb_del(struct dsa_switch *ds, int port,
1049 const unsigned char *addr, u16 vid)
291d1e72
VO
1050{
1051 struct sja1105_l2_lookup_entry l2_lookup = {0};
1052 struct sja1105_private *priv = ds->priv;
60f6053f 1053 int index, bin, way, rc;
291d1e72
VO
1054 bool keep;
1055
9dfa6911
VO
1056 bin = sja1105et_fdb_hash(priv, addr, vid);
1057 way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1058 &l2_lookup, NULL);
291d1e72
VO
1059 if (way < 0)
1060 return 0;
1061 index = sja1105et_fdb_index(bin, way);
1062
1063 /* We have an FDB entry. Is our port in the destination mask? If yes,
1064 * we need to remove it. If the resulting port mask becomes empty, we
1065 * need to completely evict the FDB entry.
1066 * Otherwise we just write it back.
1067 */
7752e937
VO
1068 l2_lookup.destports &= ~BIT(port);
1069
291d1e72
VO
1070 if (l2_lookup.destports)
1071 keep = true;
1072 else
1073 keep = false;
1074
60f6053f
VO
1075 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1076 index, &l2_lookup, keep);
1077 if (rc < 0)
1078 return rc;
1079
1080 return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
291d1e72
VO
1081}
1082
9dfa6911
VO
1083int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port,
1084 const unsigned char *addr, u16 vid)
1085{
1da73821
VO
1086 struct sja1105_l2_lookup_entry l2_lookup = {0};
1087 struct sja1105_private *priv = ds->priv;
1088 int rc, i;
1089
1090 /* Search for an existing entry in the FDB table */
1091 l2_lookup.macaddr = ether_addr_to_u64(addr);
1092 l2_lookup.vlanid = vid;
1093 l2_lookup.iotag = SJA1105_S_TAG;
1094 l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
6d7c7d94
VO
1095 if (dsa_port_is_vlan_filtering(&ds->ports[port])) {
1096 l2_lookup.mask_vlanid = VLAN_VID_MASK;
1097 l2_lookup.mask_iotag = BIT(0);
1098 } else {
1099 l2_lookup.mask_vlanid = 0;
1100 l2_lookup.mask_iotag = 0;
1101 }
1da73821
VO
1102 l2_lookup.destports = BIT(port);
1103
1104 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1105 SJA1105_SEARCH, &l2_lookup);
1106 if (rc == 0) {
1107 /* Found and this port is already in the entry's
1108 * port mask => job done
1109 */
1110 if (l2_lookup.destports & BIT(port))
1111 return 0;
1112 /* l2_lookup.index is populated by the switch in case it
1113 * found something.
1114 */
1115 l2_lookup.destports |= BIT(port);
1116 goto skip_finding_an_index;
1117 }
1118
1119 /* Not found, so try to find an unused spot in the FDB.
1120 * This is slightly inefficient because the strategy is knock-knock at
1121 * every possible position from 0 to 1023.
1122 */
1123 for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1124 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1125 i, NULL);
1126 if (rc < 0)
1127 break;
1128 }
1129 if (i == SJA1105_MAX_L2_LOOKUP_COUNT) {
1130 dev_err(ds->dev, "FDB is full, cannot add entry.\n");
1131 return -EINVAL;
1132 }
17ae6555 1133 l2_lookup.lockeds = true;
1da73821
VO
1134 l2_lookup.index = i;
1135
1136skip_finding_an_index:
60f6053f
VO
1137 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1138 l2_lookup.index, &l2_lookup,
1139 true);
1140 if (rc < 0)
1141 return rc;
1142
1143 return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
9dfa6911
VO
1144}
1145
1146int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port,
1147 const unsigned char *addr, u16 vid)
1148{
1da73821
VO
1149 struct sja1105_l2_lookup_entry l2_lookup = {0};
1150 struct sja1105_private *priv = ds->priv;
1151 bool keep;
1152 int rc;
1153
1154 l2_lookup.macaddr = ether_addr_to_u64(addr);
1155 l2_lookup.vlanid = vid;
1156 l2_lookup.iotag = SJA1105_S_TAG;
1157 l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
6d7c7d94
VO
1158 if (dsa_port_is_vlan_filtering(&ds->ports[port])) {
1159 l2_lookup.mask_vlanid = VLAN_VID_MASK;
1160 l2_lookup.mask_iotag = BIT(0);
1161 } else {
1162 l2_lookup.mask_vlanid = 0;
1163 l2_lookup.mask_iotag = 0;
1164 }
1da73821
VO
1165 l2_lookup.destports = BIT(port);
1166
1167 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1168 SJA1105_SEARCH, &l2_lookup);
1169 if (rc < 0)
1170 return 0;
1171
1172 l2_lookup.destports &= ~BIT(port);
1173
1174 /* Decide whether we remove just this port from the FDB entry,
1175 * or if we remove it completely.
1176 */
1177 if (l2_lookup.destports)
1178 keep = true;
1179 else
1180 keep = false;
1181
60f6053f
VO
1182 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1183 l2_lookup.index, &l2_lookup, keep);
1184 if (rc < 0)
1185 return rc;
1186
1187 return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
9dfa6911
VO
1188}
1189
1190static int sja1105_fdb_add(struct dsa_switch *ds, int port,
1191 const unsigned char *addr, u16 vid)
1192{
1193 struct sja1105_private *priv = ds->priv;
b3ee526a 1194
6d7c7d94
VO
1195 /* dsa_8021q is in effect when the bridge's vlan_filtering isn't,
1196 * so the switch still does some VLAN processing internally.
1197 * But Shared VLAN Learning (SVL) is also active, and it will take
1198 * care of autonomous forwarding between the unique pvid's of each
1199 * port. Here we just make sure that users can't add duplicate FDB
1200 * entries when in this mode - the actual VID doesn't matter except
1201 * for what gets printed in 'bridge fdb show'. In the case of zero,
1202 * no VID gets printed at all.
93647594 1203 */
6d7c7d94
VO
1204 if (!dsa_port_is_vlan_filtering(&ds->ports[port]))
1205 vid = 0;
9dfa6911 1206
6d7c7d94 1207 return priv->info->fdb_add_cmd(ds, port, addr, vid);
9dfa6911
VO
1208}
1209
1210static int sja1105_fdb_del(struct dsa_switch *ds, int port,
1211 const unsigned char *addr, u16 vid)
1212{
1213 struct sja1105_private *priv = ds->priv;
b3ee526a 1214
6d7c7d94
VO
1215 if (!dsa_port_is_vlan_filtering(&ds->ports[port]))
1216 vid = 0;
93647594 1217
6d7c7d94 1218 return priv->info->fdb_del_cmd(ds, port, addr, vid);
9dfa6911
VO
1219}
1220
291d1e72
VO
1221static int sja1105_fdb_dump(struct dsa_switch *ds, int port,
1222 dsa_fdb_dump_cb_t *cb, void *data)
1223{
1224 struct sja1105_private *priv = ds->priv;
1225 struct device *dev = ds->dev;
b3ee526a 1226 u16 rx_vid, tx_vid;
291d1e72
VO
1227 int i;
1228
b3ee526a
VO
1229 rx_vid = dsa_8021q_rx_vid(ds, port);
1230 tx_vid = dsa_8021q_tx_vid(ds, port);
1231
291d1e72
VO
1232 for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1233 struct sja1105_l2_lookup_entry l2_lookup = {0};
1234 u8 macaddr[ETH_ALEN];
1235 int rc;
1236
1237 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1238 i, &l2_lookup);
1239 /* No fdb entry at i, not an issue */
def84604 1240 if (rc == -ENOENT)
291d1e72
VO
1241 continue;
1242 if (rc) {
1243 dev_err(dev, "Failed to dump FDB: %d\n", rc);
1244 return rc;
1245 }
1246
1247 /* FDB dump callback is per port. This means we have to
1248 * disregard a valid entry if it's not for this port, even if
1249 * only to revisit it later. This is inefficient because the
1250 * 1024-sized FDB table needs to be traversed 4 times through
1251 * SPI during a 'bridge fdb show' command.
1252 */
1253 if (!(l2_lookup.destports & BIT(port)))
1254 continue;
1255 u64_to_ether_addr(l2_lookup.macaddr, macaddr);
93647594 1256
6d7c7d94
VO
1257 /* We need to hide the dsa_8021q VLANs from the user. */
1258 if (!dsa_port_is_vlan_filtering(&ds->ports[port]))
1259 l2_lookup.vlanid = 0;
17ae6555 1260 cb(macaddr, l2_lookup.vlanid, l2_lookup.lockeds, data);
291d1e72
VO
1261 }
1262 return 0;
1263}
1264
1265/* This callback needs to be present */
1266static int sja1105_mdb_prepare(struct dsa_switch *ds, int port,
1267 const struct switchdev_obj_port_mdb *mdb)
1268{
1269 return 0;
1270}
1271
1272static void sja1105_mdb_add(struct dsa_switch *ds, int port,
1273 const struct switchdev_obj_port_mdb *mdb)
1274{
1275 sja1105_fdb_add(ds, port, mdb->addr, mdb->vid);
1276}
1277
1278static int sja1105_mdb_del(struct dsa_switch *ds, int port,
1279 const struct switchdev_obj_port_mdb *mdb)
1280{
1281 return sja1105_fdb_del(ds, port, mdb->addr, mdb->vid);
1282}
1283
8aa9ebcc
VO
1284static int sja1105_bridge_member(struct dsa_switch *ds, int port,
1285 struct net_device *br, bool member)
1286{
1287 struct sja1105_l2_forwarding_entry *l2_fwd;
1288 struct sja1105_private *priv = ds->priv;
1289 int i, rc;
1290
1291 l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
1292
1293 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
1294 /* Add this port to the forwarding matrix of the
1295 * other ports in the same bridge, and viceversa.
1296 */
1297 if (!dsa_is_user_port(ds, i))
1298 continue;
1299 /* For the ports already under the bridge, only one thing needs
1300 * to be done, and that is to add this port to their
1301 * reachability domain. So we can perform the SPI write for
1302 * them immediately. However, for this port itself (the one
1303 * that is new to the bridge), we need to add all other ports
1304 * to its reachability domain. So we do that incrementally in
1305 * this loop, and perform the SPI write only at the end, once
1306 * the domain contains all other bridge ports.
1307 */
1308 if (i == port)
1309 continue;
1310 if (dsa_to_port(ds, i)->bridge_dev != br)
1311 continue;
1312 sja1105_port_allow_traffic(l2_fwd, i, port, member);
1313 sja1105_port_allow_traffic(l2_fwd, port, i, member);
1314
1315 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
1316 i, &l2_fwd[i], true);
1317 if (rc < 0)
1318 return rc;
1319 }
1320
1321 return sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
1322 port, &l2_fwd[port], true);
1323}
1324
640f763f
VO
1325static void sja1105_bridge_stp_state_set(struct dsa_switch *ds, int port,
1326 u8 state)
1327{
1328 struct sja1105_private *priv = ds->priv;
1329 struct sja1105_mac_config_entry *mac;
1330
1331 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
1332
1333 switch (state) {
1334 case BR_STATE_DISABLED:
1335 case BR_STATE_BLOCKING:
1336 /* From UM10944 description of DRPDTAG (why put this there?):
1337 * "Management traffic flows to the port regardless of the state
1338 * of the INGRESS flag". So BPDUs are still be allowed to pass.
1339 * At the moment no difference between DISABLED and BLOCKING.
1340 */
1341 mac[port].ingress = false;
1342 mac[port].egress = false;
1343 mac[port].dyn_learn = false;
1344 break;
1345 case BR_STATE_LISTENING:
1346 mac[port].ingress = true;
1347 mac[port].egress = false;
1348 mac[port].dyn_learn = false;
1349 break;
1350 case BR_STATE_LEARNING:
1351 mac[port].ingress = true;
1352 mac[port].egress = false;
1353 mac[port].dyn_learn = true;
1354 break;
1355 case BR_STATE_FORWARDING:
1356 mac[port].ingress = true;
1357 mac[port].egress = true;
1358 mac[port].dyn_learn = true;
1359 break;
1360 default:
1361 dev_err(ds->dev, "invalid STP state: %d\n", state);
1362 return;
1363 }
1364
1365 sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
1366 &mac[port], true);
1367}
1368
8aa9ebcc
VO
1369static int sja1105_bridge_join(struct dsa_switch *ds, int port,
1370 struct net_device *br)
1371{
1372 return sja1105_bridge_member(ds, port, br, true);
1373}
1374
1375static void sja1105_bridge_leave(struct dsa_switch *ds, int port,
1376 struct net_device *br)
1377{
1378 sja1105_bridge_member(ds, port, br, false);
1379}
1380
6666cebc
VO
1381/* For situations where we need to change a setting at runtime that is only
1382 * available through the static configuration, resetting the switch in order
1383 * to upload the new static config is unavoidable. Back up the settings we
1384 * modify at runtime (currently only MAC) and restore them after uploading,
1385 * such that this operation is relatively seamless.
1386 */
1387static int sja1105_static_config_reload(struct sja1105_private *priv)
1388{
1389 struct sja1105_mac_config_entry *mac;
1390 int speed_mbps[SJA1105_NUM_PORTS];
1391 int rc, i;
1392
1393 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
1394
8400cff6
VO
1395 /* Back up the dynamic link speed changed by sja1105_adjust_port_config
1396 * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the
1397 * switch wants to see in the static config in order to allow us to
1398 * change it through the dynamic interface later.
6666cebc
VO
1399 */
1400 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
1401 speed_mbps[i] = sja1105_speed[mac[i].speed];
1402 mac[i].speed = SJA1105_SPEED_AUTO;
1403 }
1404
1405 /* Reset switch and send updated static configuration */
1406 rc = sja1105_static_config_upload(priv);
1407 if (rc < 0)
1408 goto out;
1409
1410 /* Configure the CGU (PLLs) for MII and RMII PHYs.
1411 * For these interfaces there is no dynamic configuration
1412 * needed, since PLLs have same settings at all speeds.
1413 */
1414 rc = sja1105_clocking_setup(priv);
1415 if (rc < 0)
1416 goto out;
1417
1418 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
8400cff6 1419 rc = sja1105_adjust_port_config(priv, i, speed_mbps[i]);
6666cebc
VO
1420 if (rc < 0)
1421 goto out;
1422 }
1423out:
1424 return rc;
1425}
1426
6666cebc
VO
1427static int sja1105_pvid_apply(struct sja1105_private *priv, int port, u16 pvid)
1428{
1429 struct sja1105_mac_config_entry *mac;
1430
1431 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
1432
1433 mac[port].vlanid = pvid;
1434
1435 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
1436 &mac[port], true);
1437}
1438
1439static int sja1105_is_vlan_configured(struct sja1105_private *priv, u16 vid)
1440{
1441 struct sja1105_vlan_lookup_entry *vlan;
1442 int count, i;
1443
1444 vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
1445 count = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entry_count;
1446
1447 for (i = 0; i < count; i++)
1448 if (vlan[i].vlanid == vid)
1449 return i;
1450
1451 /* Return an invalid entry index if not found */
1452 return -1;
1453}
1454
1455static int sja1105_vlan_apply(struct sja1105_private *priv, int port, u16 vid,
1456 bool enabled, bool untagged)
1457{
1458 struct sja1105_vlan_lookup_entry *vlan;
1459 struct sja1105_table *table;
1460 bool keep = true;
1461 int match, rc;
1462
1463 table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
1464
1465 match = sja1105_is_vlan_configured(priv, vid);
1466 if (match < 0) {
1467 /* Can't delete a missing entry. */
1468 if (!enabled)
1469 return 0;
1470 rc = sja1105_table_resize(table, table->entry_count + 1);
1471 if (rc)
1472 return rc;
1473 match = table->entry_count - 1;
1474 }
1475 /* Assign pointer after the resize (it's new memory) */
1476 vlan = table->entries;
1477 vlan[match].vlanid = vid;
1478 if (enabled) {
1479 vlan[match].vlan_bc |= BIT(port);
1480 vlan[match].vmemb_port |= BIT(port);
1481 } else {
1482 vlan[match].vlan_bc &= ~BIT(port);
1483 vlan[match].vmemb_port &= ~BIT(port);
1484 }
1485 /* Also unset tag_port if removing this VLAN was requested,
1486 * just so we don't have a confusing bitmap (no practical purpose).
1487 */
1488 if (untagged || !enabled)
1489 vlan[match].tag_port &= ~BIT(port);
1490 else
1491 vlan[match].tag_port |= BIT(port);
1492 /* If there's no port left as member of this VLAN,
1493 * it's time for it to go.
1494 */
1495 if (!vlan[match].vmemb_port)
1496 keep = false;
1497
1498 dev_dbg(priv->ds->dev,
1499 "%s: port %d, vid %llu, broadcast domain 0x%llx, "
1500 "port members 0x%llx, tagged ports 0x%llx, keep %d\n",
1501 __func__, port, vlan[match].vlanid, vlan[match].vlan_bc,
1502 vlan[match].vmemb_port, vlan[match].tag_port, keep);
1503
1504 rc = sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
1505 &vlan[match], keep);
1506 if (rc < 0)
1507 return rc;
1508
1509 if (!keep)
1510 return sja1105_table_delete_entry(table, match);
1511
1512 return 0;
1513}
1514
227d07a0
VO
1515static int sja1105_setup_8021q_tagging(struct dsa_switch *ds, bool enabled)
1516{
1517 int rc, i;
1518
1519 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
1520 rc = dsa_port_setup_8021q_tagging(ds, i, enabled);
1521 if (rc < 0) {
1522 dev_err(ds->dev, "Failed to setup VLAN tagging for port %d: %d\n",
1523 i, rc);
1524 return rc;
1525 }
1526 }
1527 dev_info(ds->dev, "%s switch tagging\n",
1528 enabled ? "Enabled" : "Disabled");
1529 return 0;
1530}
1531
8aa9ebcc
VO
1532static enum dsa_tag_protocol
1533sja1105_get_tag_protocol(struct dsa_switch *ds, int port)
1534{
227d07a0 1535 return DSA_TAG_PROTO_SJA1105;
8aa9ebcc
VO
1536}
1537
6666cebc
VO
1538/* This callback needs to be present */
1539static int sja1105_vlan_prepare(struct dsa_switch *ds, int port,
1540 const struct switchdev_obj_port_vlan *vlan)
1541{
1542 return 0;
1543}
1544
070ca3bb
VO
1545/* The TPID setting belongs to the General Parameters table,
1546 * which can only be partially reconfigured at runtime (and not the TPID).
1547 * So a switch reset is required.
1548 */
6666cebc
VO
1549static int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled)
1550{
6d7c7d94 1551 struct sja1105_l2_lookup_params_entry *l2_lookup_params;
070ca3bb 1552 struct sja1105_general_params_entry *general_params;
6666cebc 1553 struct sja1105_private *priv = ds->priv;
070ca3bb
VO
1554 struct sja1105_table *table;
1555 u16 tpid, tpid2;
6666cebc
VO
1556 int rc;
1557
070ca3bb 1558 if (enabled) {
6666cebc 1559 /* Enable VLAN filtering. */
f9a1a764
VO
1560 tpid = ETH_P_8021AD;
1561 tpid2 = ETH_P_8021Q;
070ca3bb 1562 } else {
6666cebc 1563 /* Disable VLAN filtering. */
070ca3bb
VO
1564 tpid = ETH_P_SJA1105;
1565 tpid2 = ETH_P_SJA1105;
1566 }
1567
1568 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
1569 general_params = table->entries;
f9a1a764 1570 /* EtherType used to identify outer tagged (S-tag) VLAN traffic */
070ca3bb 1571 general_params->tpid = tpid;
f9a1a764 1572 /* EtherType used to identify inner tagged (C-tag) VLAN traffic */
070ca3bb 1573 general_params->tpid2 = tpid2;
42824463
VO
1574 /* When VLAN filtering is on, we need to at least be able to
1575 * decode management traffic through the "backup plan".
1576 */
1577 general_params->incl_srcpt1 = enabled;
1578 general_params->incl_srcpt0 = enabled;
070ca3bb 1579
6d7c7d94
VO
1580 /* VLAN filtering => independent VLAN learning.
1581 * No VLAN filtering => shared VLAN learning.
1582 *
1583 * In shared VLAN learning mode, untagged traffic still gets
1584 * pvid-tagged, and the FDB table gets populated with entries
1585 * containing the "real" (pvid or from VLAN tag) VLAN ID.
1586 * However the switch performs a masked L2 lookup in the FDB,
1587 * effectively only looking up a frame's DMAC (and not VID) for the
1588 * forwarding decision.
1589 *
1590 * This is extremely convenient for us, because in modes with
1591 * vlan_filtering=0, dsa_8021q actually installs unique pvid's into
1592 * each front panel port. This is good for identification but breaks
1593 * learning badly - the VID of the learnt FDB entry is unique, aka
1594 * no frames coming from any other port are going to have it. So
1595 * for forwarding purposes, this is as though learning was broken
1596 * (all frames get flooded).
1597 */
1598 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
1599 l2_lookup_params = table->entries;
1600 l2_lookup_params->shared_learn = !enabled;
1601
070ca3bb 1602 rc = sja1105_static_config_reload(priv);
6666cebc
VO
1603 if (rc)
1604 dev_err(ds->dev, "Failed to change VLAN Ethertype\n");
1605
227d07a0
VO
1606 /* Switch port identification based on 802.1Q is only passable
1607 * if we are not under a vlan_filtering bridge. So make sure
1608 * the two configurations are mutually exclusive.
1609 */
1610 return sja1105_setup_8021q_tagging(ds, !enabled);
6666cebc
VO
1611}
1612
1613static void sja1105_vlan_add(struct dsa_switch *ds, int port,
1614 const struct switchdev_obj_port_vlan *vlan)
1615{
1616 struct sja1105_private *priv = ds->priv;
1617 u16 vid;
1618 int rc;
1619
1620 for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
1621 rc = sja1105_vlan_apply(priv, port, vid, true, vlan->flags &
1622 BRIDGE_VLAN_INFO_UNTAGGED);
1623 if (rc < 0) {
1624 dev_err(ds->dev, "Failed to add VLAN %d to port %d: %d\n",
1625 vid, port, rc);
1626 return;
1627 }
1628 if (vlan->flags & BRIDGE_VLAN_INFO_PVID) {
1629 rc = sja1105_pvid_apply(ds->priv, port, vid);
1630 if (rc < 0) {
1631 dev_err(ds->dev, "Failed to set pvid %d on port %d: %d\n",
1632 vid, port, rc);
1633 return;
1634 }
1635 }
1636 }
1637}
1638
1639static int sja1105_vlan_del(struct dsa_switch *ds, int port,
1640 const struct switchdev_obj_port_vlan *vlan)
1641{
1642 struct sja1105_private *priv = ds->priv;
1643 u16 vid;
1644 int rc;
1645
1646 for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
1647 rc = sja1105_vlan_apply(priv, port, vid, false, vlan->flags &
1648 BRIDGE_VLAN_INFO_UNTAGGED);
1649 if (rc < 0) {
1650 dev_err(ds->dev, "Failed to remove VLAN %d from port %d: %d\n",
1651 vid, port, rc);
1652 return rc;
1653 }
1654 }
1655 return 0;
1656}
1657
8aa9ebcc
VO
1658/* The programming model for the SJA1105 switch is "all-at-once" via static
1659 * configuration tables. Some of these can be dynamically modified at runtime,
1660 * but not the xMII mode parameters table.
1661 * Furthermode, some PHYs may not have crystals for generating their clocks
1662 * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's
1663 * ref_clk pin. So port clocking needs to be initialized early, before
1664 * connecting to PHYs is attempted, otherwise they won't respond through MDIO.
1665 * Setting correct PHY link speed does not matter now.
1666 * But dsa_slave_phy_setup is called later than sja1105_setup, so the PHY
1667 * bindings are not yet parsed by DSA core. We need to parse early so that we
1668 * can populate the xMII mode parameters table.
1669 */
1670static int sja1105_setup(struct dsa_switch *ds)
1671{
1672 struct sja1105_dt_port ports[SJA1105_NUM_PORTS];
1673 struct sja1105_private *priv = ds->priv;
1674 int rc;
1675
1676 rc = sja1105_parse_dt(priv, ports);
1677 if (rc < 0) {
1678 dev_err(ds->dev, "Failed to parse DT: %d\n", rc);
1679 return rc;
1680 }
f5b8631c
VO
1681
1682 /* Error out early if internal delays are required through DT
1683 * and we can't apply them.
1684 */
1685 rc = sja1105_parse_rgmii_delays(priv, ports);
1686 if (rc < 0) {
1687 dev_err(ds->dev, "RGMII delay not supported\n");
1688 return rc;
1689 }
1690
bb77f36a
VO
1691 rc = sja1105_ptp_clock_register(priv);
1692 if (rc < 0) {
1693 dev_err(ds->dev, "Failed to register PTP clock: %d\n", rc);
1694 return rc;
1695 }
8aa9ebcc
VO
1696 /* Create and send configuration down to device */
1697 rc = sja1105_static_config_load(priv, ports);
1698 if (rc < 0) {
1699 dev_err(ds->dev, "Failed to load static config: %d\n", rc);
1700 return rc;
1701 }
1702 /* Configure the CGU (PHY link modes and speeds) */
1703 rc = sja1105_clocking_setup(priv);
1704 if (rc < 0) {
1705 dev_err(ds->dev, "Failed to configure MII clocking: %d\n", rc);
1706 return rc;
1707 }
6666cebc
VO
1708 /* On SJA1105, VLAN filtering per se is always enabled in hardware.
1709 * The only thing we can do to disable it is lie about what the 802.1Q
1710 * EtherType is.
1711 * So it will still try to apply VLAN filtering, but all ingress
1712 * traffic (except frames received with EtherType of ETH_P_SJA1105)
1713 * will be internally tagged with a distorted VLAN header where the
1714 * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid.
1715 */
1716 ds->vlan_filtering_is_global = true;
8aa9ebcc 1717
227d07a0
VO
1718 /* The DSA/switchdev model brings up switch ports in standalone mode by
1719 * default, and that means vlan_filtering is 0 since they're not under
1720 * a bridge, so it's safe to set up switch tagging at this time.
1721 */
1722 return sja1105_setup_8021q_tagging(ds, true);
1723}
1724
f3097be2
VO
1725static void sja1105_teardown(struct dsa_switch *ds)
1726{
1727 struct sja1105_private *priv = ds->priv;
1728
1729 cancel_work_sync(&priv->tagger_data.rxtstamp_work);
1730 skb_queue_purge(&priv->tagger_data.skb_rxtstamp_queue);
6cb0abbd
VO
1731 sja1105_ptp_clock_unregister(priv);
1732 sja1105_static_config_free(&priv->static_config);
f3097be2
VO
1733}
1734
227d07a0 1735static int sja1105_mgmt_xmit(struct dsa_switch *ds, int port, int slot,
47ed985e 1736 struct sk_buff *skb, bool takets)
227d07a0
VO
1737{
1738 struct sja1105_mgmt_entry mgmt_route = {0};
1739 struct sja1105_private *priv = ds->priv;
1740 struct ethhdr *hdr;
1741 int timeout = 10;
1742 int rc;
1743
1744 hdr = eth_hdr(skb);
1745
1746 mgmt_route.macaddr = ether_addr_to_u64(hdr->h_dest);
1747 mgmt_route.destports = BIT(port);
1748 mgmt_route.enfport = 1;
47ed985e
VO
1749 mgmt_route.tsreg = 0;
1750 mgmt_route.takets = takets;
227d07a0
VO
1751
1752 rc = sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
1753 slot, &mgmt_route, true);
1754 if (rc < 0) {
1755 kfree_skb(skb);
1756 return rc;
1757 }
1758
1759 /* Transfer skb to the host port. */
1760 dsa_enqueue_skb(skb, ds->ports[port].slave);
1761
1762 /* Wait until the switch has processed the frame */
1763 do {
1764 rc = sja1105_dynamic_config_read(priv, BLK_IDX_MGMT_ROUTE,
1765 slot, &mgmt_route);
1766 if (rc < 0) {
1767 dev_err_ratelimited(priv->ds->dev,
1768 "failed to poll for mgmt route\n");
1769 continue;
1770 }
1771
1772 /* UM10944: The ENFPORT flag of the respective entry is
1773 * cleared when a match is found. The host can use this
1774 * flag as an acknowledgment.
1775 */
1776 cpu_relax();
1777 } while (mgmt_route.enfport && --timeout);
1778
1779 if (!timeout) {
1780 /* Clean up the management route so that a follow-up
1781 * frame may not match on it by mistake.
2a7e7409
VO
1782 * This is only hardware supported on P/Q/R/S - on E/T it is
1783 * a no-op and we are silently discarding the -EOPNOTSUPP.
227d07a0
VO
1784 */
1785 sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
1786 slot, &mgmt_route, false);
1787 dev_err_ratelimited(priv->ds->dev, "xmit timed out\n");
1788 }
1789
1790 return NETDEV_TX_OK;
1791}
1792
1793/* Deferred work is unfortunately necessary because setting up the management
1794 * route cannot be done from atomit context (SPI transfer takes a sleepable
1795 * lock on the bus)
1796 */
1797static netdev_tx_t sja1105_port_deferred_xmit(struct dsa_switch *ds, int port,
1798 struct sk_buff *skb)
1799{
1800 struct sja1105_private *priv = ds->priv;
1801 struct sja1105_port *sp = &priv->ports[port];
47ed985e 1802 struct skb_shared_hwtstamps shwt = {0};
227d07a0 1803 int slot = sp->mgmt_slot;
47ed985e
VO
1804 struct sk_buff *clone;
1805 u64 now, ts;
1806 int rc;
227d07a0
VO
1807
1808 /* The tragic fact about the switch having 4x2 slots for installing
1809 * management routes is that all of them except one are actually
1810 * useless.
1811 * If 2 slots are simultaneously configured for two BPDUs sent to the
1812 * same (multicast) DMAC but on different egress ports, the switch
1813 * would confuse them and redirect first frame it receives on the CPU
1814 * port towards the port configured on the numerically first slot
1815 * (therefore wrong port), then second received frame on second slot
1816 * (also wrong port).
1817 * So for all practical purposes, there needs to be a lock that
1818 * prevents that from happening. The slot used here is utterly useless
1819 * (could have simply been 0 just as fine), but we are doing it
1820 * nonetheless, in case a smarter idea ever comes up in the future.
1821 */
1822 mutex_lock(&priv->mgmt_lock);
1823
47ed985e
VO
1824 /* The clone, if there, was made by dsa_skb_tx_timestamp */
1825 clone = DSA_SKB_CB(skb)->clone;
1826
1827 sja1105_mgmt_xmit(ds, port, slot, skb, !!clone);
1828
1829 if (!clone)
1830 goto out;
1831
1832 skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
1833
1834 mutex_lock(&priv->ptp_lock);
1835
1836 now = priv->tstamp_cc.read(&priv->tstamp_cc);
1837
1838 rc = sja1105_ptpegr_ts_poll(priv, slot, &ts);
1839 if (rc < 0) {
1840 dev_err(ds->dev, "xmit: timed out polling for tstamp\n");
1841 kfree_skb(clone);
1842 goto out_unlock_ptp;
1843 }
1844
1845 ts = sja1105_tstamp_reconstruct(priv, now, ts);
1846 ts = timecounter_cyc2time(&priv->tstamp_tc, ts);
227d07a0 1847
47ed985e
VO
1848 shwt.hwtstamp = ns_to_ktime(ts);
1849 skb_complete_tx_timestamp(clone, &shwt);
1850
1851out_unlock_ptp:
1852 mutex_unlock(&priv->ptp_lock);
1853out:
227d07a0
VO
1854 mutex_unlock(&priv->mgmt_lock);
1855 return NETDEV_TX_OK;
8aa9ebcc
VO
1856}
1857
8456721d
VO
1858/* The MAXAGE setting belongs to the L2 Forwarding Parameters table,
1859 * which cannot be reconfigured at runtime. So a switch reset is required.
1860 */
1861static int sja1105_set_ageing_time(struct dsa_switch *ds,
1862 unsigned int ageing_time)
1863{
1864 struct sja1105_l2_lookup_params_entry *l2_lookup_params;
1865 struct sja1105_private *priv = ds->priv;
1866 struct sja1105_table *table;
1867 unsigned int maxage;
1868
1869 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
1870 l2_lookup_params = table->entries;
1871
1872 maxage = SJA1105_AGEING_TIME_MS(ageing_time);
1873
1874 if (l2_lookup_params->maxage == maxage)
1875 return 0;
1876
1877 l2_lookup_params->maxage = maxage;
1878
1879 return sja1105_static_config_reload(priv);
1880}
1881
a602afd2
VO
1882/* Caller must hold priv->tagger_data.meta_lock */
1883static int sja1105_change_rxtstamping(struct sja1105_private *priv,
1884 bool on)
1885{
1886 struct sja1105_general_params_entry *general_params;
1887 struct sja1105_table *table;
1888 int rc;
1889
1890 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
1891 general_params = table->entries;
1892 general_params->send_meta1 = on;
1893 general_params->send_meta0 = on;
1894
1895 rc = sja1105_init_avb_params(priv, on);
1896 if (rc < 0)
1897 return rc;
1898
1899 /* Initialize the meta state machine to a known state */
1900 if (priv->tagger_data.stampable_skb) {
1901 kfree_skb(priv->tagger_data.stampable_skb);
1902 priv->tagger_data.stampable_skb = NULL;
1903 }
1904
1905 return sja1105_static_config_reload(priv);
1906}
1907
1908static int sja1105_hwtstamp_set(struct dsa_switch *ds, int port,
1909 struct ifreq *ifr)
1910{
1911 struct sja1105_private *priv = ds->priv;
1912 struct hwtstamp_config config;
1913 bool rx_on;
1914 int rc;
1915
1916 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
1917 return -EFAULT;
1918
1919 switch (config.tx_type) {
1920 case HWTSTAMP_TX_OFF:
1921 priv->ports[port].hwts_tx_en = false;
1922 break;
1923 case HWTSTAMP_TX_ON:
1924 priv->ports[port].hwts_tx_en = true;
1925 break;
1926 default:
1927 return -ERANGE;
1928 }
1929
1930 switch (config.rx_filter) {
1931 case HWTSTAMP_FILTER_NONE:
1932 rx_on = false;
1933 break;
1934 default:
1935 rx_on = true;
1936 break;
1937 }
1938
1939 if (rx_on != priv->tagger_data.hwts_rx_en) {
1940 spin_lock(&priv->tagger_data.meta_lock);
1941 rc = sja1105_change_rxtstamping(priv, rx_on);
1942 spin_unlock(&priv->tagger_data.meta_lock);
1943 if (rc < 0) {
1944 dev_err(ds->dev,
1945 "Failed to change RX timestamping: %d\n", rc);
1946 return -EFAULT;
1947 }
1948 priv->tagger_data.hwts_rx_en = rx_on;
1949 }
1950
1951 if (copy_to_user(ifr->ifr_data, &config, sizeof(config)))
1952 return -EFAULT;
1953 return 0;
1954}
1955
1956static int sja1105_hwtstamp_get(struct dsa_switch *ds, int port,
1957 struct ifreq *ifr)
1958{
1959 struct sja1105_private *priv = ds->priv;
1960 struct hwtstamp_config config;
1961
1962 config.flags = 0;
1963 if (priv->ports[port].hwts_tx_en)
1964 config.tx_type = HWTSTAMP_TX_ON;
1965 else
1966 config.tx_type = HWTSTAMP_TX_OFF;
1967 if (priv->tagger_data.hwts_rx_en)
1968 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
1969 else
1970 config.rx_filter = HWTSTAMP_FILTER_NONE;
1971
1972 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1973 -EFAULT : 0;
1974}
1975
f3097be2
VO
1976#define to_tagger(d) \
1977 container_of((d), struct sja1105_tagger_data, rxtstamp_work)
1978#define to_sja1105(d) \
1979 container_of((d), struct sja1105_private, tagger_data)
1980
1981static void sja1105_rxtstamp_work(struct work_struct *work)
1982{
1983 struct sja1105_tagger_data *data = to_tagger(work);
1984 struct sja1105_private *priv = to_sja1105(data);
1985 struct sk_buff *skb;
1986 u64 now;
1987
1988 mutex_lock(&priv->ptp_lock);
1989
1990 now = priv->tstamp_cc.read(&priv->tstamp_cc);
1991
1992 while ((skb = skb_dequeue(&data->skb_rxtstamp_queue)) != NULL) {
1993 struct skb_shared_hwtstamps *shwt = skb_hwtstamps(skb);
1994 u64 ts;
1995
1996 *shwt = (struct skb_shared_hwtstamps) {0};
1997
1998 ts = SJA1105_SKB_CB(skb)->meta_tstamp;
1999 ts = sja1105_tstamp_reconstruct(priv, now, ts);
2000 ts = timecounter_cyc2time(&priv->tstamp_tc, ts);
2001
2002 shwt->hwtstamp = ns_to_ktime(ts);
2003 netif_rx_ni(skb);
2004 }
2005
2006 mutex_unlock(&priv->ptp_lock);
2007}
2008
2009/* Called from dsa_skb_defer_rx_timestamp */
1dbb9869
Y
2010static bool sja1105_port_rxtstamp(struct dsa_switch *ds, int port,
2011 struct sk_buff *skb, unsigned int type)
f3097be2
VO
2012{
2013 struct sja1105_private *priv = ds->priv;
2014 struct sja1105_tagger_data *data = &priv->tagger_data;
2015
2016 if (!data->hwts_rx_en)
2017 return false;
2018
2019 /* We need to read the full PTP clock to reconstruct the Rx
2020 * timestamp. For that we need a sleepable context.
2021 */
2022 skb_queue_tail(&data->skb_rxtstamp_queue, skb);
2023 schedule_work(&data->rxtstamp_work);
2024 return true;
2025}
2026
47ed985e
VO
2027/* Called from dsa_skb_tx_timestamp. This callback is just to make DSA clone
2028 * the skb and have it available in DSA_SKB_CB in the .port_deferred_xmit
2029 * callback, where we will timestamp it synchronously.
2030 */
1dbb9869
Y
2031static bool sja1105_port_txtstamp(struct dsa_switch *ds, int port,
2032 struct sk_buff *skb, unsigned int type)
47ed985e
VO
2033{
2034 struct sja1105_private *priv = ds->priv;
2035 struct sja1105_port *sp = &priv->ports[port];
2036
2037 if (!sp->hwts_tx_en)
2038 return false;
2039
2040 return true;
2041}
2042
8aa9ebcc
VO
2043static const struct dsa_switch_ops sja1105_switch_ops = {
2044 .get_tag_protocol = sja1105_get_tag_protocol,
2045 .setup = sja1105_setup,
f3097be2 2046 .teardown = sja1105_teardown,
8456721d 2047 .set_ageing_time = sja1105_set_ageing_time,
ad9f299a 2048 .phylink_validate = sja1105_phylink_validate,
af7cd036 2049 .phylink_mac_config = sja1105_mac_config,
8400cff6
VO
2050 .phylink_mac_link_up = sja1105_mac_link_up,
2051 .phylink_mac_link_down = sja1105_mac_link_down,
52c34e6e
VO
2052 .get_strings = sja1105_get_strings,
2053 .get_ethtool_stats = sja1105_get_ethtool_stats,
2054 .get_sset_count = sja1105_get_sset_count,
bb77f36a 2055 .get_ts_info = sja1105_get_ts_info,
291d1e72
VO
2056 .port_fdb_dump = sja1105_fdb_dump,
2057 .port_fdb_add = sja1105_fdb_add,
2058 .port_fdb_del = sja1105_fdb_del,
8aa9ebcc
VO
2059 .port_bridge_join = sja1105_bridge_join,
2060 .port_bridge_leave = sja1105_bridge_leave,
640f763f 2061 .port_stp_state_set = sja1105_bridge_stp_state_set,
6666cebc
VO
2062 .port_vlan_prepare = sja1105_vlan_prepare,
2063 .port_vlan_filtering = sja1105_vlan_filtering,
2064 .port_vlan_add = sja1105_vlan_add,
2065 .port_vlan_del = sja1105_vlan_del,
291d1e72
VO
2066 .port_mdb_prepare = sja1105_mdb_prepare,
2067 .port_mdb_add = sja1105_mdb_add,
2068 .port_mdb_del = sja1105_mdb_del,
227d07a0 2069 .port_deferred_xmit = sja1105_port_deferred_xmit,
a602afd2
VO
2070 .port_hwtstamp_get = sja1105_hwtstamp_get,
2071 .port_hwtstamp_set = sja1105_hwtstamp_set,
f3097be2 2072 .port_rxtstamp = sja1105_port_rxtstamp,
47ed985e 2073 .port_txtstamp = sja1105_port_txtstamp,
8aa9ebcc
VO
2074};
2075
2076static int sja1105_check_device_id(struct sja1105_private *priv)
2077{
2078 const struct sja1105_regs *regs = priv->info->regs;
2079 u8 prod_id[SJA1105_SIZE_DEVICE_ID] = {0};
2080 struct device *dev = &priv->spidev->dev;
2081 u64 device_id;
2082 u64 part_no;
2083 int rc;
2084
2085 rc = sja1105_spi_send_int(priv, SPI_READ, regs->device_id,
2086 &device_id, SJA1105_SIZE_DEVICE_ID);
2087 if (rc < 0)
2088 return rc;
2089
2090 if (device_id != priv->info->device_id) {
2091 dev_err(dev, "Expected device ID 0x%llx but read 0x%llx\n",
2092 priv->info->device_id, device_id);
2093 return -ENODEV;
2094 }
2095
2096 rc = sja1105_spi_send_packed_buf(priv, SPI_READ, regs->prod_id,
2097 prod_id, SJA1105_SIZE_DEVICE_ID);
2098 if (rc < 0)
2099 return rc;
2100
2101 sja1105_unpack(prod_id, &part_no, 19, 4, SJA1105_SIZE_DEVICE_ID);
2102
2103 if (part_no != priv->info->part_no) {
2104 dev_err(dev, "Expected part number 0x%llx but read 0x%llx\n",
2105 priv->info->part_no, part_no);
2106 return -ENODEV;
2107 }
2108
2109 return 0;
2110}
2111
2112static int sja1105_probe(struct spi_device *spi)
2113{
844d7edc 2114 struct sja1105_tagger_data *tagger_data;
8aa9ebcc
VO
2115 struct device *dev = &spi->dev;
2116 struct sja1105_private *priv;
2117 struct dsa_switch *ds;
227d07a0 2118 int rc, i;
8aa9ebcc
VO
2119
2120 if (!dev->of_node) {
2121 dev_err(dev, "No DTS bindings for SJA1105 driver\n");
2122 return -EINVAL;
2123 }
2124
2125 priv = devm_kzalloc(dev, sizeof(struct sja1105_private), GFP_KERNEL);
2126 if (!priv)
2127 return -ENOMEM;
2128
2129 /* Configure the optional reset pin and bring up switch */
2130 priv->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
2131 if (IS_ERR(priv->reset_gpio))
2132 dev_dbg(dev, "reset-gpios not defined, ignoring\n");
2133 else
2134 sja1105_hw_reset(priv->reset_gpio, 1, 1);
2135
2136 /* Populate our driver private structure (priv) based on
2137 * the device tree node that was probed (spi)
2138 */
2139 priv->spidev = spi;
2140 spi_set_drvdata(spi, priv);
2141
2142 /* Configure the SPI bus */
2143 spi->bits_per_word = 8;
2144 rc = spi_setup(spi);
2145 if (rc < 0) {
2146 dev_err(dev, "Could not init SPI\n");
2147 return rc;
2148 }
2149
2150 priv->info = of_device_get_match_data(dev);
2151
2152 /* Detect hardware device */
2153 rc = sja1105_check_device_id(priv);
2154 if (rc < 0) {
2155 dev_err(dev, "Device ID check failed: %d\n", rc);
2156 return rc;
2157 }
2158
2159 dev_info(dev, "Probed switch chip: %s\n", priv->info->name);
2160
2161 ds = dsa_switch_alloc(dev, SJA1105_NUM_PORTS);
2162 if (!ds)
2163 return -ENOMEM;
2164
2165 ds->ops = &sja1105_switch_ops;
2166 ds->priv = priv;
2167 priv->ds = ds;
2168
844d7edc
VO
2169 tagger_data = &priv->tagger_data;
2170 skb_queue_head_init(&tagger_data->skb_rxtstamp_queue);
f3097be2 2171 INIT_WORK(&tagger_data->rxtstamp_work, sja1105_rxtstamp_work);
844d7edc 2172
227d07a0
VO
2173 /* Connections between dsa_port and sja1105_port */
2174 for (i = 0; i < SJA1105_NUM_PORTS; i++) {
2175 struct sja1105_port *sp = &priv->ports[i];
2176
2177 ds->ports[i].priv = sp;
2178 sp->dp = &ds->ports[i];
844d7edc 2179 sp->data = tagger_data;
227d07a0
VO
2180 }
2181 mutex_init(&priv->mgmt_lock);
2182
8aa9ebcc
VO
2183 return dsa_register_switch(priv->ds);
2184}
2185
2186static int sja1105_remove(struct spi_device *spi)
2187{
2188 struct sja1105_private *priv = spi_get_drvdata(spi);
2189
2190 dsa_unregister_switch(priv->ds);
8aa9ebcc
VO
2191 return 0;
2192}
2193
2194static const struct of_device_id sja1105_dt_ids[] = {
2195 { .compatible = "nxp,sja1105e", .data = &sja1105e_info },
2196 { .compatible = "nxp,sja1105t", .data = &sja1105t_info },
2197 { .compatible = "nxp,sja1105p", .data = &sja1105p_info },
2198 { .compatible = "nxp,sja1105q", .data = &sja1105q_info },
2199 { .compatible = "nxp,sja1105r", .data = &sja1105r_info },
2200 { .compatible = "nxp,sja1105s", .data = &sja1105s_info },
2201 { /* sentinel */ },
2202};
2203MODULE_DEVICE_TABLE(of, sja1105_dt_ids);
2204
2205static struct spi_driver sja1105_driver = {
2206 .driver = {
2207 .name = "sja1105",
2208 .owner = THIS_MODULE,
2209 .of_match_table = of_match_ptr(sja1105_dt_ids),
2210 },
2211 .probe = sja1105_probe,
2212 .remove = sja1105_remove,
2213};
2214
2215module_spi_driver(sja1105_driver);
2216
2217MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>");
2218MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>");
2219MODULE_DESCRIPTION("SJA1105 Driver");
2220MODULE_LICENSE("GPL v2");