]> git.ipfire.org Git - thirdparty/qemu.git/blame - tcg/ppc/tcg-target.h
tcg: Implement gvec support for rotate by scalar
[thirdparty/qemu.git] / tcg / ppc / tcg-target.h
CommitLineData
810260a8 1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
14e54f8e
MA
24
25#ifndef PPC_TCG_TARGET_H
26#define PPC_TCG_TARGET_H
810260a8 27
796f1a68
RH
28#ifdef _ARCH_PPC64
29# define TCG_TARGET_REG_BITS 64
30#else
31# define TCG_TARGET_REG_BITS 32
32#endif
33
42281ec6 34#define TCG_TARGET_NB_REGS 64
e083c4a2 35#define TCG_TARGET_INSN_UNIT_SIZE 4
006f8638 36#define TCG_TARGET_TLB_DISPLACEMENT_BITS 16
810260a8 37
771142c2 38typedef enum {
3bf4a1ed
RH
39 TCG_REG_R0, TCG_REG_R1, TCG_REG_R2, TCG_REG_R3,
40 TCG_REG_R4, TCG_REG_R5, TCG_REG_R6, TCG_REG_R7,
41 TCG_REG_R8, TCG_REG_R9, TCG_REG_R10, TCG_REG_R11,
42 TCG_REG_R12, TCG_REG_R13, TCG_REG_R14, TCG_REG_R15,
43 TCG_REG_R16, TCG_REG_R17, TCG_REG_R18, TCG_REG_R19,
44 TCG_REG_R20, TCG_REG_R21, TCG_REG_R22, TCG_REG_R23,
45 TCG_REG_R24, TCG_REG_R25, TCG_REG_R26, TCG_REG_R27,
46 TCG_REG_R28, TCG_REG_R29, TCG_REG_R30, TCG_REG_R31,
47
42281ec6
RH
48 TCG_REG_V0, TCG_REG_V1, TCG_REG_V2, TCG_REG_V3,
49 TCG_REG_V4, TCG_REG_V5, TCG_REG_V6, TCG_REG_V7,
50 TCG_REG_V8, TCG_REG_V9, TCG_REG_V10, TCG_REG_V11,
51 TCG_REG_V12, TCG_REG_V13, TCG_REG_V14, TCG_REG_V15,
52 TCG_REG_V16, TCG_REG_V17, TCG_REG_V18, TCG_REG_V19,
53 TCG_REG_V20, TCG_REG_V21, TCG_REG_V22, TCG_REG_V23,
54 TCG_REG_V24, TCG_REG_V25, TCG_REG_V26, TCG_REG_V27,
55 TCG_REG_V28, TCG_REG_V29, TCG_REG_V30, TCG_REG_V31,
56
3bf4a1ed
RH
57 TCG_REG_CALL_STACK = TCG_REG_R1,
58 TCG_AREG0 = TCG_REG_R27
771142c2 59} TCGReg;
810260a8 60
7d9dae0a
RH
61typedef enum {
62 tcg_isa_base,
63 tcg_isa_2_06,
64ff1c6d 64 tcg_isa_2_07,
7d9dae0a
RH
65 tcg_isa_3_00,
66} TCGPowerISA;
67
68extern TCGPowerISA have_isa;
4b06c216 69extern bool have_altivec;
47c906ae 70extern bool have_vsx;
7d9dae0a
RH
71
72#define have_isa_2_06 (have_isa >= tcg_isa_2_06)
64ff1c6d 73#define have_isa_2_07 (have_isa >= tcg_isa_2_07)
7d9dae0a 74#define have_isa_3_00 (have_isa >= tcg_isa_3_00)
d0b07481 75
a9249dff
RH
76/* optional instructions automatically implemented */
77#define TCG_TARGET_HAS_ext8u_i32 0 /* andi */
78#define TCG_TARGET_HAS_ext16u_i32 0
79
810260a8 80/* optional instructions */
25c4d9cc 81#define TCG_TARGET_HAS_div_i32 1
5b9f72ab 82#define TCG_TARGET_HAS_rem_i32 0
313d91c7 83#define TCG_TARGET_HAS_rot_i32 1
25c4d9cc
RH
84#define TCG_TARGET_HAS_ext8s_i32 1
85#define TCG_TARGET_HAS_ext16s_i32 1
5d221582
RH
86#define TCG_TARGET_HAS_bswap16_i32 1
87#define TCG_TARGET_HAS_bswap32_i32 1
157f2662 88#define TCG_TARGET_HAS_not_i32 1
25c4d9cc 89#define TCG_TARGET_HAS_neg_i32 1
ce1010d6
RH
90#define TCG_TARGET_HAS_andc_i32 1
91#define TCG_TARGET_HAS_orc_i32 1
92#define TCG_TARGET_HAS_eqv_i32 1
93#define TCG_TARGET_HAS_nand_i32 1
94#define TCG_TARGET_HAS_nor_i32 1
d0b07481
RH
95#define TCG_TARGET_HAS_clz_i32 1
96#define TCG_TARGET_HAS_ctz_i32 have_isa_3_00
33e75fb9 97#define TCG_TARGET_HAS_ctpop_i32 have_isa_2_06
33de9ed2 98#define TCG_TARGET_HAS_deposit_i32 1
c05021c3 99#define TCG_TARGET_HAS_extract_i32 1
7ec8bab3 100#define TCG_TARGET_HAS_sextract_i32 0
fce1296f 101#define TCG_TARGET_HAS_extract2_i32 0
027ffea9 102#define TCG_TARGET_HAS_movcond_i32 1
e6a72734 103#define TCG_TARGET_HAS_mulu2_i32 0
4d3203fd 104#define TCG_TARGET_HAS_muls2_i32 0
abcf61c4 105#define TCG_TARGET_HAS_muluh_i32 1
8fa391a0 106#define TCG_TARGET_HAS_mulsh_i32 1
0c240785 107#define TCG_TARGET_HAS_goto_ptr 1
a8583393 108#define TCG_TARGET_HAS_direct_jump 1
36828256 109
796f1a68
RH
110#if TCG_TARGET_REG_BITS == 64
111#define TCG_TARGET_HAS_add2_i32 0
112#define TCG_TARGET_HAS_sub2_i32 0
609ad705
RH
113#define TCG_TARGET_HAS_extrl_i64_i32 0
114#define TCG_TARGET_HAS_extrh_i64_i32 0
25c4d9cc 115#define TCG_TARGET_HAS_div_i64 1
5b9f72ab 116#define TCG_TARGET_HAS_rem_i64 0
313d91c7 117#define TCG_TARGET_HAS_rot_i64 1
25c4d9cc
RH
118#define TCG_TARGET_HAS_ext8s_i64 1
119#define TCG_TARGET_HAS_ext16s_i64 1
120#define TCG_TARGET_HAS_ext32s_i64 1
796f1a68
RH
121#define TCG_TARGET_HAS_ext8u_i64 0
122#define TCG_TARGET_HAS_ext16u_i64 0
123#define TCG_TARGET_HAS_ext32u_i64 0
5d221582
RH
124#define TCG_TARGET_HAS_bswap16_i64 1
125#define TCG_TARGET_HAS_bswap32_i64 1
68aebd45 126#define TCG_TARGET_HAS_bswap64_i64 1
157f2662 127#define TCG_TARGET_HAS_not_i64 1
25c4d9cc 128#define TCG_TARGET_HAS_neg_i64 1
ce1010d6
RH
129#define TCG_TARGET_HAS_andc_i64 1
130#define TCG_TARGET_HAS_orc_i64 1
131#define TCG_TARGET_HAS_eqv_i64 1
132#define TCG_TARGET_HAS_nand_i64 1
133#define TCG_TARGET_HAS_nor_i64 1
d0b07481
RH
134#define TCG_TARGET_HAS_clz_i64 1
135#define TCG_TARGET_HAS_ctz_i64 have_isa_3_00
33e75fb9 136#define TCG_TARGET_HAS_ctpop_i64 have_isa_2_06
33de9ed2 137#define TCG_TARGET_HAS_deposit_i64 1
c05021c3 138#define TCG_TARGET_HAS_extract_i64 1
7ec8bab3 139#define TCG_TARGET_HAS_sextract_i64 0
fce1296f 140#define TCG_TARGET_HAS_extract2_i64 0
027ffea9 141#define TCG_TARGET_HAS_movcond_i64 1
6c858762
RH
142#define TCG_TARGET_HAS_add2_i64 1
143#define TCG_TARGET_HAS_sub2_i64 1
32f5717f
RH
144#define TCG_TARGET_HAS_mulu2_i64 0
145#define TCG_TARGET_HAS_muls2_i64 0
146#define TCG_TARGET_HAS_muluh_i64 1
147#define TCG_TARGET_HAS_mulsh_i64 1
796f1a68 148#endif
810260a8 149
4b06c216
RH
150/*
151 * While technically Altivec could support V64, it has no 64-bit store
152 * instruction and substituting two 32-bit stores makes the generated
153 * code quite large.
154 */
47c906ae 155#define TCG_TARGET_HAS_v64 have_vsx
4b06c216
RH
156#define TCG_TARGET_HAS_v128 have_altivec
157#define TCG_TARGET_HAS_v256 0
158
6ef14d7e 159#define TCG_TARGET_HAS_andc_vec 1
64ff1c6d 160#define TCG_TARGET_HAS_orc_vec have_isa_2_07
6ef14d7e 161#define TCG_TARGET_HAS_not_vec 1
d7cd6a2f 162#define TCG_TARGET_HAS_neg_vec have_isa_3_00
4b06c216 163#define TCG_TARGET_HAS_abs_vec 0
b0f7e744 164#define TCG_TARGET_HAS_roti_vec 0
23850a74 165#define TCG_TARGET_HAS_rots_vec 0
5d0ceda9 166#define TCG_TARGET_HAS_rotv_vec 0
4b06c216
RH
167#define TCG_TARGET_HAS_shi_vec 0
168#define TCG_TARGET_HAS_shs_vec 0
dabae097 169#define TCG_TARGET_HAS_shv_vec 1
6ef14d7e 170#define TCG_TARGET_HAS_cmp_vec 1
d9897efa 171#define TCG_TARGET_HAS_mul_vec 1
e9d1a53a 172#define TCG_TARGET_HAS_sat_vec 1
e2382972 173#define TCG_TARGET_HAS_minmax_vec 1
47c906ae 174#define TCG_TARGET_HAS_bitsel_vec have_vsx
4b06c216
RH
175#define TCG_TARGET_HAS_cmpsel_vec 0
176
224f9fd4 177void flush_icache_range(uintptr_t start, uintptr_t stop);
a8583393 178void tb_target_set_jmp_target(uintptr_t, uintptr_t, uintptr_t);
224f9fd4 179
71650df7 180#define TCG_TARGET_DEFAULT_MO (0)
e1dcf352 181#define TCG_TARGET_HAS_MEMORY_BSWAP 1
71650df7 182
659ef5cb
RH
183#ifdef CONFIG_SOFTMMU
184#define TCG_TARGET_NEED_LDST_LABELS
185#endif
53c89efd 186#define TCG_TARGET_NEED_POOL_LABELS
659ef5cb 187
cb9c377f 188#endif