]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/zynqpl.h
arm: fsl-layerscape: add 0x3040 serdes1 settings for LS1046A
[thirdparty/u-boot.git] / include / zynqpl.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
d5dae85f
MS
2/*
3 * (C) Copyright 2012-2013, Xilinx, Michal Simek
4 *
5 * (C) Copyright 2012
6 * Joe Hershberger <joe.hershberger@ni.com>
d5dae85f
MS
7 */
8
9#ifndef _ZYNQPL_H_
10#define _ZYNQPL_H_
11
12#include <xilinx.h>
13
37e3a36a
SDPP
14#ifdef CONFIG_CMD_ZYNQ_AES
15int zynq_decrypt_load(u32 srcaddr, u32 dstaddr, u32 srclen, u32 dstlen);
16#endif
17
14cfc4f3 18extern struct xilinx_fpga_op zynq_op;
d5dae85f 19
4aba5fb8
MS
20#define XILINX_ZYNQ_XC7Z007S 0x3
21#define XILINX_ZYNQ_XC7Z010 0x2
22#define XILINX_ZYNQ_XC7Z012S 0x1c
23#define XILINX_ZYNQ_XC7Z014S 0x8
24#define XILINX_ZYNQ_XC7Z015 0x1b
25#define XILINX_ZYNQ_XC7Z020 0x7
26#define XILINX_ZYNQ_XC7Z030 0xc
27#define XILINX_ZYNQ_XC7Z035 0x12
28#define XILINX_ZYNQ_XC7Z045 0x11
29#define XILINX_ZYNQ_XC7Z100 0x16
d5dae85f
MS
30
31/* Device Image Sizes */
05c59d0b 32#define XILINX_XC7Z007S_SIZE 16669920/8
d5dae85f 33#define XILINX_XC7Z010_SIZE 16669920/8
05c59d0b
MS
34#define XILINX_XC7Z012S_SIZE 28085344/8
35#define XILINX_XC7Z014S_SIZE 32364512/8
31993d6a 36#define XILINX_XC7Z015_SIZE 28085344/8
d5dae85f
MS
37#define XILINX_XC7Z020_SIZE 32364512/8
38#define XILINX_XC7Z030_SIZE 47839328/8
b9103809 39#define XILINX_XC7Z035_SIZE 106571232/8
d5dae85f 40#define XILINX_XC7Z045_SIZE 106571232/8
fd2b10b6 41#define XILINX_XC7Z100_SIZE 139330784/8
d5dae85f 42
4aba5fb8
MS
43/* Device Names */
44#define XILINX_XC7Z007S_NAME "7z007s"
45#define XILINX_XC7Z010_NAME "7z010"
46#define XILINX_XC7Z012S_NAME "7z012s"
47#define XILINX_XC7Z014S_NAME "7z014s"
48#define XILINX_XC7Z015_NAME "7z015"
49#define XILINX_XC7Z020_NAME "7z020"
50#define XILINX_XC7Z030_NAME "7z030"
51#define XILINX_XC7Z035_NAME "7z035"
52#define XILINX_XC7Z045_NAME "7z045"
53#define XILINX_XC7Z100_NAME "7z100"
54
55#if defined(CONFIG_FPGA)
56#define ZYNQ_DESC(name) { \
57 .idcode = XILINX_ZYNQ_XC##name, \
58 .fpga_size = XILINX_XC##name##_SIZE, \
59 .devicename = XILINX_XC##name##_NAME \
60 }
61#else
62#define ZYNQ_DESC(name) { \
63 .idcode = XILINX_ZYNQ_XC##name, \
64 .devicename = XILINX_XC##name##_NAME \
65 }
66#endif
fd2b10b6 67
d5dae85f 68#endif /* _ZYNQPL_H_ */